欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第110页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第111页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第112页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第113页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第115页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第116页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第117页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第118页  
See “Output Compare Units” on page 121.. The compare match event will also set the compare  
match flag (OCFnA/B/C) which can be used to generate an output compare interrupt request.  
The Input Capture Register can capture the Timer/Counter value at a given external (edge trig-  
gered) event on either the Input Capture Pin (ICPn) or on the Analog Comparator pins (See  
“Analog Comparator” on page 227.) The Input Capture unit includes a digital filtering unit (Noise  
Canceler) for reducing the chance of capturing noise spikes.  
The TOP value, or maximum Timer/Counter value, can in some modes of operation be defined  
by either the OCRnA Register, the ICRn Register, or by a set of fixed values. When using  
OCRnA as TOP value in a PWM mode, the OCRnA Register can not be used for generating a  
PWM output. However, the TOP value will in this case be double buffered allowing the TOP  
value to be changed in run time. If a fixed TOP value is required, the ICRn Register can be used  
as an alternative, freeing the OCRnA to be used as PWM output.  
Definitions  
The following definitions are used extensively throughout the document:  
Table 57. Definitions  
BOTTOM  
The counter reaches the BOTTOM when it becomes 0x0000.  
MAX  
The counter reaches its MAXimum when it becomes 0xFFFF (decimal 65535).  
TOP  
The counter reaches the TOP when it becomes equal to the highest value in the  
count sequence. The TOP value can be assigned to be one of the fixed values:  
0x00FF, 0x01FF, or 0x03FF, or to the value stored in the OCRnA or ICRn  
Register. The assignment is dependent of the mode of operation.  
Compatibility  
The 16-bit Timer/Counter has been updated and improved from previous versions of the 16-bit  
AVR Timer/Counter. This 16-bit Timer/Counter is fully compatible with the earlier version  
regarding:  
All 16-bit Timer/Counter related I/O register address locations, including timer interrupt  
registers.  
Bit locations inside all 16-bit Timer/Counter Registers, including Timer Interrupt Registers.  
Interrupt vectors.  
The following control bits have changed name, but have same functionality and register location:  
PWMn0 is changed to WGMn0.  
PWMn1 is changed to WGMn1.  
CTCn is changed to WGMn2.  
The following registers are added to the 16-bit Timer/Counter:  
Timer/Counter Control Register C (TCCRnC).  
Output Compare Register C, OCRnCH and OCRnCL, combined OCRnC.  
The following bits are added to the 16-bit Timer/Counter Control Registers:  
COM1C1:0 are added to TCCR1A.  
FOCnA, FOCnB, and FOCnC are added in the new TCCRnC Register.  
WGMn3 is added to TCCRnB.  
Interrupt flag and mask bits for output compare unit C are added.  
The 16-bit Timer/Counter has improvements that will affect the compatibility in some special  
cases.  
114  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!