欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第353页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第354页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第355页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第356页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第358页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第359页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第360页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第361页  
ATmega640/1280/1281/2560/2561  
30.9 Programming via the JTAG Interface  
Programming through the JTAG interface requires control of the four JTAG specific pins: TCK,  
TMS, TDI, and TDO. Control of the reset and clock pins is not required.  
To be able to use the JTAG interface, the JTAGEN Fuse must be programmed. The device is  
default shipped with the fuse programmed. In addition, the JTD bit in MCUCR must be cleared.  
Alternatively, if the JTD bit is set, the external reset can be forced low. Then, the JTD bit will be  
cleared after two chip clocks, and the JTAG pins are available for programming. This provides a  
means of using the JTAG pins as normal port pins in Running mode while still allowing In-Sys-  
tem Programming via the JTAG interface. Note that this technique can not be used when using  
the JTAG pins for Boundary-scan or On-chip Debug. In these cases the JTAG pins must be ded-  
icated for this purpose.  
During programming the clock frequency of the TCK Input must be less than the maximum fre-  
quency of the chip. The System Clock Prescaler can not be used to divide the TCK Clock Input  
into a sufficiently low frequency.  
As a definition in this datasheet, the LSB is shifted in and out first of all Shift Registers.  
30.9.1  
Programming Specific JTAG Instructions  
The Instruction Register is 4-bit wide, supporting up to 16 instructions. The JTAG instructions  
useful for programming are listed below.  
The OPCODE for each instruction is shown behind the instruction name in hex format. The text  
describes which Data Register is selected as path between TDI and TDO for each instruction.  
The Run-Test/Idle state of the TAP controller is used to generate internal clocks. It can also be  
used as an idle state between JTAG sequences. The state machine sequence for changing the  
instruction word is shown in Figure 30-12.  
357  
2549L–AVR–08/07  
 复制成功!