欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第321页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第322页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第323页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第324页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第326页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第327页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第328页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第329页  
ATmega640/1280/1281/2560/2561  
29.6.3  
Performing a Page Write  
To execute Page Write, set up the address in the Z-pointer, write “X0000101” to SPMCSR and  
execute SPM within four clock cycles after writing SPMCSR. The data in R1 and R0 is ignored.  
The page address must be written to PCPAGE. Other bits in the Z-pointer must be written to  
zero during this operation.  
Page Write to the RWW section: The NRWW section can be read during the Page Write.  
Page Write to the NRWW section: The CPU is halted during the operation.  
29.6.4  
29.6.5  
29.6.6  
Using the SPM Interrupt  
If the SPM interrupt is enabled, the SPM interrupt will generate a constant interrupt when the  
SPMEN bit in SPMCSR is cleared. This means that the interrupt can be used instead of polling  
the SPMCSR Register in software. When using the SPM interrupt, the Interrupt Vectors should  
be moved to the BLS section to avoid that an interrupt is accessing the RWW section when it is  
blocked for reading. How to move the interrupts is described in “Interrupts” on page 105.  
Consideration While Updating BLS  
Special care must be taken if the user allows the Boot Loader section to be updated by leaving  
Boot Lock bit11 unprogrammed. An accidental write to the Boot Loader itself can corrupt the  
entire Boot Loader, and further software updates might be impossible. If it is not necessary to  
change the Boot Loader software itself, it is recommended to program the Boot Lock bit11 to  
protect the Boot Loader software from any internal software changes.  
Prevent Reading the RWW Section During Self-Programming  
During Self-Programming (either Page Erase or Page Write), the RWW section is always  
blocked for reading. The user software itself must prevent that this section is addressed during  
the self programming operation. The RWWSB in the SPMCSR will be set as long as the RWW  
section is busy. During Self-Programming the Interrupt Vector table should be moved to the BLS  
as described in “Interrupts” on page 105, or the interrupts must be disabled. Before addressing  
the RWW section after the programming is completed, the user software must clear the  
RWWSB by writing the RWWSRE. See “Simple Assembly Code Example for a Boot Loader” on  
page 328 for an example.  
29.6.7  
Setting the Boot Loader Lock Bits by SPM  
To set the Boot Loader Lock bits and general Lock bits, write the desired data to R0, write  
“X0001001” to SPMCSR and execute SPM within four clock cycles after writing SPMCSR.  
Bit  
R0  
7
6
5
4
3
2
1
0
1
1
BLB12  
BLB11  
BLB02  
BLB01  
LB2  
LB1  
See Table 29-2 and Table 29-3 for how the different settings of the Boot Loader bits affect the  
Flash access.  
If bits 5:0 in R0 are cleared (zero), the corresponding Lock bit will be programmed if an SPM  
instruction is executed within four cycles after BLBSET and SPMEN are set in SPMCSR. The Z-  
pointer is don’t care during this operation, but for future compatibility it is recommended to load  
the Z-pointer with 0x0001 (same as used for reading the lOck bits). For future compatibility it is  
also recommended to set bits 7 and 6 in R0 to “1” when writing the Lock bits. When program-  
ming the Lock bits the entire Flash can be read during the operation.  
325  
2549L–AVR–08/07  
 复制成功!