欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第97页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第98页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第99页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第100页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第102页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第103页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第104页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第105页  
AT90PWM2/3/2B/3B  
The OCF0A bit is set when a Compare Match occurs between the Timer/Counter0 and the data  
in OCR0A – Output Compare Register0. OCF0A is cleared by hardware when executing the cor-  
responding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic one to  
the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable),  
and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed.  
• Bit 0 – TOV0: Timer/Counter0 Overflow Flag  
The bit TOV0 is set when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware  
when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by  
writing a logic one to the flag. When the SREG I-bit, TOIE0 (Timer/Counter0 Overflow Interrupt  
Enable), and TOV0 are set, the Timer/Counter0 Overflow interrupt is executed.  
The setting of this flag is dependent of the WGM02:0 bit setting. Refer to Table 14-8, “Waveform  
Generation Mode Bit Description” on page 98.  
101  
4317J–AVR–08/10  
 复制成功!