欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT24C32AN-10SU-2.7 参数 Datasheet PDF下载

AT24C32AN-10SU-2.7图片预览
型号: AT24C32AN-10SU-2.7
PDF下载: 下载PDF文件 查看货源
内容描述: 2线串行EEPROM 32K ( 4096 ×8 ), 64K ( 8192 ×8 ) [2-Wire Serial EEPROM 32K (4096 x 8) 64K (8192 x 8)]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 20 页 / 215 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第1页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第2页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第4页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第5页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第6页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第7页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第8页浏览型号AT24C32AN-10SU-2.7的Datasheet PDF文件第9页  
AT24C32A/64A
Pin Description
SERIAL CLOCK (SCL):
The SCL input is used to positive edge clock data into each
EEPROM device and negative edge clock data out of each device.
SERIAL DATA (SDA):
The SDA pin is bidirectional for serial data transfer. This pin is
open-drain driven and may be wire-ORed with any number of other open-drain or open
collector devices.
DEVICE/ADDRESSES (A2, A1, A0):
The A2, A1 and A0 pins are device address inputs
that are hardwired or left not connected for hardware compatibility with other AT24Cxx
devices. When the pins are hardwired, as many as eight 32K/64K devices may be
addressed on a single bus system (device addressing is discussed in detail under the
Device Addressing section). If the pins are left floating, the A2, A1 and A0 pins will be
internally pulled down to GND if the capacitive coupling to the circuit board V
CC
plane is
<3 pF. If coupling is >3 pF, Atmel recommends connecting the address pins to GND.
WRITE PROTECT (WP):
The write protect input, when connected to GND, allows nor-
mal write operations. When WP is connected high to V
CC
, all write operations to the
memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down
to GND if the capacitive coupling to the circuit board V
CC
plane is <3 pF. If coupling is
>3 pF, Atmel recommends connecting the pin to GND. Switching WP to V
CC
prior to a
write operation creates a software write protect function.
Memory Organization
AT24C32A/64A, 32K/64K SERIAL EEPROM:
The 32K/64K is internally organized as
128/256 pages of 32 bytes each. Random word addressing requires a 12/13-bit data
word address.
3
3054N–SEEPR–2/04