欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第25页浏览型号90USB82-16MU的Datasheet PDF文件第26页浏览型号90USB82-16MU的Datasheet PDF文件第27页浏览型号90USB82-16MU的Datasheet PDF文件第28页浏览型号90USB82-16MU的Datasheet PDF文件第30页浏览型号90USB82-16MU的Datasheet PDF文件第31页浏览型号90USB82-16MU的Datasheet PDF文件第32页浏览型号90USB82-16MU的Datasheet PDF文件第33页  
AT90USB82/162  
6.2.5  
Clock Status Register – CLKSTA  
Bit  
7
-
6
-
5
-
4
-
3
-
2
-
1
0
RCON  
EXTON  
CLKSTA  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
R
R
R
See Bit Description  
• Bit 7-2 - Reserved bits  
These bits are reserved and will always read as zero.  
• Bit 1 – RCON: RC Oscillator On  
This bit is set by hardware to one if the RC Oscillator is running.  
This bit is set by hardware to zero if the RC Oscillator is stoped.  
• Bit 0 – EXTON: External Oscillator / Low Power Oscillator On  
This bit is set by hardware to one if the External Oscillator / Low Power Oscillator is running.  
This bit is set by hardware to zero if the External Oscillator / Low Power Oscillator is stoped.  
6.3  
Clock Sources  
The device has the following clock source options, selectable by Flash Fuse bits as shown  
below. The clock from the selected source is input to the AVR clock generator, and routed to the  
appropriate modules.  
Table 6-1.  
Device Clocking Options Select(1)  
Device Clocking Option  
Low Power Crystal Oscillator  
Reserved  
CKSEL3..0  
1111 - 1000  
0111 - 0110  
0101 - 0100  
0011  
Reserved  
Reserved  
Calibrated Internal RC Oscillator  
External Clock  
0010  
0000  
Reserved  
0001  
Note:  
1. For all fuses “1” means unprogrammed while “0” means programmed.  
6.3.1  
6.3.2  
Default Clock Source  
The device is shipped with internal RC oscillator at 8.0 MHz and with the fuse CKDIV8 pro-  
grammed, resulting in 1.0 MHz system clock. The startup time is set to maximum and time-out  
period enabled. (CKSEL = "0010", SUT = "10", CKDIV8 = "0"). The default setting ensures that  
all users can make their desired clock source setting using any available programming interface.  
Clock Startup Sequence  
Any clock source needs a sufficient VCC to start oscillating and a minimum number of oscillating  
cycles before it can be considered stable.  
To ensure sufficient VCC, the device issues an internal reset with a time-out delay (tTOUT) after  
the device reset is released by all other reset sources. “On-chip Debug System” on page 45  
describes the start conditions for the internal reset. The delay (tTOUT) is timed from the Watchdog  
Oscillator and the number of cycles in the delay is set by the SUTx and CKSELx fuse bits. The  
29  
7707D–AVR–07/08  
 复制成功!