欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第138页浏览型号90USB82-16MU的Datasheet PDF文件第139页浏览型号90USB82-16MU的Datasheet PDF文件第140页浏览型号90USB82-16MU的Datasheet PDF文件第141页浏览型号90USB82-16MU的Datasheet PDF文件第143页浏览型号90USB82-16MU的Datasheet PDF文件第144页浏览型号90USB82-16MU的Datasheet PDF文件第145页浏览型号90USB82-16MU的Datasheet PDF文件第146页  
means that it will not receive incoming data. Note that the SPI logic will be reset once the SS pin  
is driven high.  
The SS pin is useful for packet/byte synchronization to keep the slave bit counter synchronous  
with the master clock generator. When the SS pin is driven high, the SPI slave will immediately  
reset the send and receive logic, and drop any partially received data in the Shift Register.  
16.1.2  
Master Mode  
When the SPI is configured as a Master (MSTR in SPCR is set), the user can determine the  
direction of the SS pin.  
If SS is configured as an output, the pin is a general output pin which does not affect the SPI  
system. Typically, the pin will be driving the SS pin of the SPI Slave.  
If SS is configured as an input, it must be held high to ensure Master SPI operation. If the  
SS pin is driven low by peripheral circuitry when the SPI is configured as a Master with the SS  
pin defined as an input, the SPI system interprets this as another master selecting the SPI as a  
slave and starting to send data to it. To avoid bus contention, the SPI system takes the following  
actions:  
1. The MSTR bit in SPCR is cleared and the SPI system becomes a Slave. As a result of  
the SPI becoming a Slave, the MOSI and SCK pins become inputs.  
2. The SPIF Flag in SPSR is set, and if the SPI interrupt is enabled, and the I-bit in SREG  
is set, the interrupt routine will be executed.  
Thus, when interrupt-driven SPI transmission is used in Master mode, and there exists a possi-  
bility that SS is driven low, the interrupt should always check that the MSTR bit is still set. If the  
MSTR bit has been cleared by a slave select, it must be set by the user to re-enable SPI Master  
mode.  
16.1.3  
SPI Control Register – SPCR  
Bit  
7
6
5
4
3
2
1
0
SPIE  
R/W  
0
SPE  
R/W  
0
DORD  
R/W  
0
MSTR  
R/W  
0
CPOL  
R/W  
0
CPHA  
R/W  
0
SPR1  
R/W  
0
SPR0  
R/W  
0
SPCR  
Read/Write  
Initial Value  
• Bit 7 – SPIE: SPI Interrupt Enable  
This bit causes the SPI interrupt to be executed if SPIF bit in the SPSR Register is set and the if  
the Global Interrupt Enable bit in SREG is set.  
• Bit 6 – SPE: SPI Enable  
When the SPE bit is written to one, the SPI is enabled. This bit must be set to enable any SPI  
operations.  
• Bit 5 – DORD: Data Order  
When the DORD bit is written to one, the LSB of the data word is transmitted first.  
When the DORD bit is written to zero, the MSB of the data word is transmitted first.  
• Bit 4 – MSTR: Master/Slave Select  
This bit selects Master SPI mode when written to one, and Slave SPI mode when written logic  
zero. If SS is configured as an input and is driven low while MSTR is set, MSTR will be cleared,  
142  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!