欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第133页浏览型号90USB82-16MU的Datasheet PDF文件第134页浏览型号90USB82-16MU的Datasheet PDF文件第135页浏览型号90USB82-16MU的Datasheet PDF文件第136页浏览型号90USB82-16MU的Datasheet PDF文件第138页浏览型号90USB82-16MU的Datasheet PDF文件第139页浏览型号90USB82-16MU的Datasheet PDF文件第140页浏览型号90USB82-16MU的Datasheet PDF文件第141页  
AT90USB82/162  
16. Serial Peripheral Interface – SPI  
The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the  
AT90USB82/162 and peripheral devices or between several AVR devices. The  
AT90USB82/162 SPI includes the following features:  
Full-duplex, Three-wire Synchronous Data Transfer  
Master or Slave Operation  
LSB First or MSB First Data Transfer  
Seven Programmable Bit Rates  
End of Transmission Interrupt Flag  
Write Collision Flag Protection  
Wake-up from Idle Mode  
Double Speed (CK/2) Master SPI Mode  
USART can also be used in Master SPI mode, see “USART in SPI Mode” on page 173.  
The Power Reduction SPI bit, PRSPI, in “Power Reduction Register 0 - PRR0” on page 43 on  
page 50 must be written to zero to enable SPI module.  
Figure 16-1. SPI Block Diagram(1)  
DIVIDER  
/2/4/8/16/32/64/128  
Note:  
1. Refer to Figure 1-1 on page 3, and Table 11-6 on page 77 for SPI pin placement.  
The interconnection between Master and Slave CPUs with SPI is shown in Figure 16-2. The sys-  
tem consists of two shift Registers, and a Master clock generator. The SPI Master initiates the  
communication cycle when pulling low the Slave Select SS pin of the desired Slave. Master and  
137  
7707D–AVR–07/08  
 复制成功!