欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第8页浏览型号90USB82-16MU的Datasheet PDF文件第9页浏览型号90USB82-16MU的Datasheet PDF文件第10页浏览型号90USB82-16MU的Datasheet PDF文件第11页浏览型号90USB82-16MU的Datasheet PDF文件第13页浏览型号90USB82-16MU的Datasheet PDF文件第14页浏览型号90USB82-16MU的Datasheet PDF文件第15页浏览型号90USB82-16MU的Datasheet PDF文件第16页  
Y-register  
Z-register  
7
0
7
0
0
R29 (0x1D)  
R28 (0x1C)  
15  
ZH  
0
ZL  
7
7
0
R31 (0x1F)  
R30 (0x1E)  
In the different addressing modes these address registers have functions as fixed displacement,  
automatic increment, and automatic decrement (see the instruction set reference for details).  
4.6  
Stack Pointer  
The Stack is mainly used for storing temporary data, for storing local variables and for storing  
return addresses after interrupts and subroutine calls. The Stack Pointer Register always points  
to the top of the Stack. Note that the Stack is implemented as growing from higher memory loca-  
tions to lower memory locations. This implies that a Stack PUSH command decreases the Stack  
Pointer.  
The Stack Pointer points to the data SRAM Stack area where the Subroutine and Interrupt  
Stacks are located. This Stack space in the data SRAM must be defined by the program before  
any subroutine calls are executed or interrupts are enabled. The Stack Pointer must be set to  
point above 0x0100. The initial value of the stack pointer is the last address of the internal  
SRAM. The Stack Pointer is decremented by one when data is pushed onto the Stack with the  
PUSH instruction, and it is decremented by three when the return address is pushed onto the  
Stack with subroutine call or interrupt. The Stack Pointer is incremented by one when data is  
popped from the Stack with the POP instruction, and it is incremented by three when data is  
popped from the Stack with return from subroutine RET or return from interrupt RETI.  
The AVR Stack Pointer is implemented as two 8-bit registers in the I/O space. The number of  
bits actually used is implementation dependent. Note that the data space in some implementa-  
tions of the AVR architecture is so small that only SPL is needed. In this case, the SPH Register  
will not be present.  
Bit  
15  
14  
13  
12  
11  
10  
9
8
SP15  
SP7  
7
SP14  
SP6  
6
SP13  
SP5  
5
SP12  
SP4  
4
SP11  
SP3  
3
SP10  
SP2  
2
SP9  
SP1  
1
SP8  
SP0  
0
SPH  
SPL  
Read/Write  
Initial Value  
R/W  
R/W  
0
R/W  
R/W  
0
R/W  
R/W  
1
R/W  
R/W  
0
R/W  
R/W  
0
R/W  
R/W  
0
R/W  
R/W  
0
R/W  
R/W  
0
1
1
1
1
1
1
1
1
4.7  
Instruction Execution Timing  
This section describes the general access timing concepts for instruction execution. The AVR  
CPU is driven by the CPU clock clkCPU, directly generated from the selected clock source for the  
chip. No internal clock division is used.  
Figure 4-4 shows the parallel instruction fetches and instruction executions enabled by the Har-  
vard architecture and the fast-access Register File concept. This is the basic pipelining concept  
to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost,  
functions per clocks, and functions per power-unit.  
12  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!