欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第140页浏览型号90USB1287-16AU的Datasheet PDF文件第141页浏览型号90USB1287-16AU的Datasheet PDF文件第142页浏览型号90USB1287-16AU的Datasheet PDF文件第143页浏览型号90USB1287-16AU的Datasheet PDF文件第145页浏览型号90USB1287-16AU的Datasheet PDF文件第146页浏览型号90USB1287-16AU的Datasheet PDF文件第147页浏览型号90USB1287-16AU的Datasheet PDF文件第148页  
This bit selects which edge on the Input Capture Pin (ICPn) that is used to trigger a capture  
event. When the ICESn bit is written to zero, a falling (negative) edge is used as trigger, and  
when the ICESn bit is written to one, a rising (positive) edge will trigger the capture.  
When a capture is triggered according to the ICESn setting, the counter value is copied into the  
Input Capture Register (ICRn). The event will also set the Input Capture Flag (ICFn), and this  
can be used to cause an Input Capture Interrupt, if this interrupt is enabled.  
When the ICRn is used as TOP value (see description of the WGMn3:0 bits located in the  
TCCRnA and the TCCRnB Register), the ICPn is disconnected and consequently the input cap-  
ture function is disabled.  
• Bit 5 – Reserved Bit  
This bit is reserved for future use. For ensuring compatibility with future devices, this bit must be  
written to zero when TCCRnB is written.  
• Bit 4:3 – WGMn3:2: Waveform Generation Mode  
See TCCRnA Register description.  
• Bit 2:0 – CSn2:0: Clock Select  
The three clock select bits select the clock source to be used by the Timer/Counter, see Figure  
13-8 and Figure 13-9.  
144  
AT90USB64/128  
7593A–AVR–02/06  
 复制成功!