欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第101页浏览型号90USB1287-16AU的Datasheet PDF文件第102页浏览型号90USB1287-16AU的Datasheet PDF文件第103页浏览型号90USB1287-16AU的Datasheet PDF文件第104页浏览型号90USB1287-16AU的Datasheet PDF文件第106页浏览型号90USB1287-16AU的Datasheet PDF文件第107页浏览型号90USB1287-16AU的Datasheet PDF文件第108页浏览型号90USB1287-16AU的Datasheet PDF文件第109页  
AT90USB64/128  
generation. Similarly, do not write the TCNT0 value equal to BOTTOM when the counter is  
down-counting.  
The setup of the OC0x should be performed before setting the Data Direction Register for the  
port pin to output. The easiest way of setting the OC0x value is to use the Force Output Com-  
pare (FOC0x) strobe bits in Normal mode. The OC0x Registers keep their values even when  
changing between Waveform Generation modes.  
Be aware that the COM0x1:0 bits are not double buffered together with the compare value.  
Changing the COM0x1:0 bits will take effect immediately.  
13.5 Compare Match Output Unit  
The Compare Output mode (COM0x1:0) bits have two functions. The Waveform Generator uses  
the COM0x1:0 bits for defining the Output Compare (OC0x) state at the next Compare Match.  
Also, the COM0x1:0 bits control the OC0x pin output source. Figure 13-4 shows a simplified  
schematic of the logic affected by the COM0x1:0 bit setting. The I/O Registers, I/O bits, and I/O  
pins in the figure are shown in bold. Only the parts of the general I/O Port Control Registers  
(DDR and PORT) that are affected by the COM0x1:0 bits are shown. When referring to the  
OC0x state, the reference is for the internal OC0x Register, not the OC0x pin. If a system reset  
occur, the OC0x Register is reset to “0”.  
Figure 13-4. Compare Match Output Unit, Schematic  
COMnx1  
Waveform  
Generator  
COMnx0  
FOCn  
D
Q
1
0
OCnx  
Pin  
OCnx  
D
Q
PORT  
D
Q
DDR  
clkI/O  
The general I/O port function is overridden by the Output Compare (OC0x) from the Waveform  
Generator if either of the COM0x1:0 bits are set. However, the OC0x pin direction (input or out-  
put) is still controlled by the Data Direction Register (DDR) for the port pin. The Data Direction  
Register bit for the OC0x pin (DDR_OC0x) must be set as output before the OC0x value is visi-  
ble on the pin. The port override function is independent of the Waveform Generation mode.  
The design of the Output Compare pin logic allows initialization of the OC0x state before the out-  
put is enabled. Note that some COM0x1:0 bit settings are reserved for certain modes of  
operation. See “8-bit Timer/Counter Register Description” on page 111.  
105  
7593A–AVR–02/06  
 复制成功!