欢迎访问ic37.com |
会员登录 免费注册
发布采购

83C51SND2C-JL 参数 Datasheet PDF下载

83C51SND2C-JL图片预览
型号: 83C51SND2C-JL
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片闪存微控制器与MP3解码器,支持完整的音频接口 [Single-Chip Flash Microcontroller with MP3 Decoder with Full Audio Interface]
分类和应用: 解码器闪存微控制器
文件页数/大小: 235 页 / 2877 K
品牌: ATMEL [ ATMEL ]
 浏览型号83C51SND2C-JL的Datasheet PDF文件第45页浏览型号83C51SND2C-JL的Datasheet PDF文件第46页浏览型号83C51SND2C-JL的Datasheet PDF文件第47页浏览型号83C51SND2C-JL的Datasheet PDF文件第48页浏览型号83C51SND2C-JL的Datasheet PDF文件第50页浏览型号83C51SND2C-JL的Datasheet PDF文件第51页浏览型号83C51SND2C-JL的Datasheet PDF文件第52页浏览型号83C51SND2C-JL的Datasheet PDF文件第53页  
AT8xC51SND2C  
resumes when the input is released (see Figure 24) while using KINx input,  
execution resumes after counting 1024 clock ensuring the oscillator is  
restarted properly (see Figure 25). This behavior is necessary for decoding  
the key while it is still pressed. In both cases, execution resumes with the  
interrupt service routine. Upon completion of the interrupt service routine,  
program execution resumes with the instruction immediately following the  
instruction that activated Power-down mode.  
Note:  
1. The external interrupt used to exit Power-down mode must be configured as level  
sensitive (INT0 and INT1) and must be assigned the highest priority. In addition, the  
duration of the interrupt must be long enough to allow the oscillator to stabilize. The  
execution will only resume when the interrupt is deasserted.  
2. Exit from power-down by external interrupt does not affect the SFRs nor the internal  
RAM content.  
Figure 24. Power-down Exit Waveform Using INT1:0  
INT1:0  
OSC  
Oscillator Restart Phase  
Active phase  
Power-down Phase  
Active Phase  
Figure 25. Power-down Exit Waveform Using KIN0  
KIN01  
OSC  
Power-down Phase  
Active phase  
1024 clock count  
Active phase  
Note:  
1. KIN0 can be high or low-level triggered.  
2. Generate a reset.  
A logic high on the RST pin clears PD bit in PCON register directly and  
asynchronously. This starts the oscillator and restores the clock to the CPU  
and peripherals. Program execution momentarily resumes with the  
instruction immediately following the instruction that activated Power-down  
mode and may continue for a number of clock cycles before the internal  
reset algorithm takes control. Reset initializes the AT8xC51SND2C and  
vectors the CPU to address 0000h.  
Notes: 1. During the time that execution resumes, the internal RAM cannot be accessed; how-  
ever, it is possible for the Port pins to be accessed. To avoid unexpected outputs at  
the Port pins, the instruction immediately following the instruction that activated the  
Power-down mode should not write to a Port pin or to the external RAM.  
2. Exit from power-down by reset redefines all the SFRs, but does not affect the internal  
RAM content.  
49  
4341D–MP3–04/05  
 复制成功!