欢迎访问ic37.com |
会员登录 免费注册
发布采购

AAT2500IWP-IP-T1 参数 Datasheet PDF下载

AAT2500IWP-IP-T1图片预览
型号: AAT2500IWP-IP-T1
PDF下载: 下载PDF文件 查看货源
内容描述: 1MHz的降压转换器/ LDO稳压器 [1MHz Step-Down Converter/LDO Regulator]
分类和应用: 转换器稳压器电源电路电源管理电路
文件页数/大小: 26 页 / 862 K
品牌: ANALOGICTECH [ ADVANCED ANALOGIC TECHNOLOGIES ]
 浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第1页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第3页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第4页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第5页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第6页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第7页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第8页浏览型号AAT2500IWP-IP-T1的Datasheet PDF文件第9页  
AAT2500  
1MHz Step-Down Converter/LDO Regulator  
Pin Descriptions  
Pin #  
Symbol  
Function  
1
PGND  
Step-down converter power ground return pin. Connect to the output and input capaci-  
tor return. See section on PCB layout guidelines and evaluation board layout diagram.  
Power switching node. Output switching node that connects to the output inductor.  
Step-down converter power stage supply voltage. Must be closely decoupled to PGND.  
Step-down converter bias supply. Connect to VP.  
2
3
4
5
6
LX  
VP  
VCC  
VLDO  
OUT  
LDO input voltage; should be decoupled with 1µF or greater capacitor.  
300mA LDO output pin. A 2.2µF or greater output low-ESR ceramic capacitor is  
required for stability.  
7
BYP  
Bypass capacitor for the LDO. To improve AC ripple rejection, connect a 10nF capaci-  
tor to GND. This will also provide a soft-start function.  
8
9
GND  
LDO ground connection pin.  
ENLDO  
Enable pin for LDO. When connected low, LDO is disabled and consumes less than  
1µA of current.  
10  
11  
EN  
FB  
Step-down converter enable. When connected low, LDO is disabled and consumes  
less than 1µA.  
Step-down converter feedback input pin. For fixed output voltage versions, this pin is  
connected to the converter output, forcing the converter to regulate to the specific volt-  
age. For adjustable output versions, an external resistive divider ties to this point and  
programs the output voltage to the desired value.  
12  
SGND  
Step-down converter signal ground. For external feedback, return the feedback resis-  
tive divider to this ground. For internal fixed version, tie to the point of load return. See  
section on PCB layout guidelines and evaluation board layout diagram.  
Exposed paddle (bottom). Use properly sized vias for thermal coupling to the ground  
plane. See section on PCB layout guidelines.  
EP  
Pin Configuration  
TDFN/STDFN33-12  
(TopView)  
1
2
3
4
5
6
12  
11  
10  
9
PGND  
LX  
VP  
VCC  
VLDO  
OUT  
SGND  
FB  
EN  
ENLDO  
GND  
BYP  
8
7
2
2500.2006.05.1.16  
 复制成功!