欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS1525-BTDT 参数 Datasheet PDF下载

AS1525-BTDT图片预览
型号: AS1525-BTDT
PDF下载: 下载PDF文件 查看货源
内容描述: 下150ksps , 12位, 1通道伪/真差分和2路单端ADC [150ksps, 12-Bit, 1-Channel Pseudo/True-Differential and 2-Channel Single-Ended ADCs]
分类和应用:
文件页数/大小: 22 页 / 708 K
品牌: AMSCO [ AMS(艾迈斯) ]
 浏览型号AS1525-BTDT的Datasheet PDF文件第14页浏览型号AS1525-BTDT的Datasheet PDF文件第15页浏览型号AS1525-BTDT的Datasheet PDF文件第16页浏览型号AS1525-BTDT的Datasheet PDF文件第17页浏览型号AS1525-BTDT的Datasheet PDF文件第19页浏览型号AS1525-BTDT的Datasheet PDF文件第20页浏览型号AS1525-BTDT的Datasheet PDF文件第21页浏览型号AS1525-BTDT的Datasheet PDF文件第22页  
AS1524/AS1525  
Datasheet - Application Information  
Table 6. SSPCON Register Settings  
AS1524/AS1525  
Control Bit  
Setting  
Synchronous Serial Port Control Register (SSPCON)  
Write Collision Detection Bit  
WCOL  
Bit 7  
Bit 6  
X
X
Receive Overflow Detect Bit  
SSPOV  
Synchronous Serial Port Enable  
0: Disables serial port and configures these pins as I/O port pins.  
1: Enables serial port and configures SCK, SDO, and SCI pins as serial port  
pins.  
SSPEN  
CKP  
Bit 5  
Bit 4  
1
Clock Polarity Select Bit. CKP = 0 for SPI master mode selection.  
0
0
1
SSPM3:1 Bit 3:1  
SSPM0 Bit 0  
Synchronous Serial Port Mode Select Bit. Sets SPI master mode and  
selects FCLK = fOSC / 16.  
Table 7. SSPSTAT Register Settings  
AS1524/AS1525  
Control Bit  
Setting  
Synchronous Serial Status Register (SSPSTAT)  
SPI Data Input Sample Phase. Input data is sampled at the middle of the  
data output time.  
SMP  
CKE  
Bit 7  
Bit 6  
0
1
SPI Clock Edge Select Bit. Data is transmitted on the rising edge of the  
serial clock.  
Data Address Bit  
Stop Bit  
D/A  
P
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
X
X
X
X
X
X
Start Bit  
S
Read/Write Bit Information  
Update Address  
Buffer Full Status Bit  
R/W  
UA  
BF  
www.austriamicrosystems.com  
Revision 1.02  
18 - 22  
 复制成功!