欢迎访问ic37.com |
会员登录 免费注册
发布采购

A43E16161V-75UF 参数 Datasheet PDF下载

A43E16161V-75UF图片预览
型号: A43E16161V-75UF
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位×2组低功耗同步DRAM [1M X 16 Bit X 2 Banks Low Power Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 46 页 / 1315 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A43E16161V-75UF的Datasheet PDF文件第4页浏览型号A43E16161V-75UF的Datasheet PDF文件第5页浏览型号A43E16161V-75UF的Datasheet PDF文件第6页浏览型号A43E16161V-75UF的Datasheet PDF文件第7页浏览型号A43E16161V-75UF的Datasheet PDF文件第9页浏览型号A43E16161V-75UF的Datasheet PDF文件第10页浏览型号A43E16161V-75UF的Datasheet PDF文件第11页浏览型号A43E16161V-75UF的Datasheet PDF文件第12页  
A43E16161  
Operating AC Parameter  
(AC operating conditions unless otherwise noted)  
Version  
Symbol  
Parameter  
Unit  
Note  
-75  
15  
20  
-95  
19  
24  
tRRD(min)  
tRCD(min)  
Row active to row active delay  
ns  
ns  
1
1
RAS to  
delay  
CAS  
tRP(min)  
tRAS(min)  
tRAS(max)  
tRC(min)  
Row precharge time  
Row active time  
20  
50  
24  
50  
ns  
ns  
µs  
ns  
1
1
100  
72.5  
100  
74  
Row cycle time  
1
tCDL(min)  
tRDL(min)  
tBDL(min)  
tCCD(min)  
Last data in new col. Address delay  
Last data in row precharge  
7.5  
15  
9.5  
15  
ns  
ns  
ns  
ns  
2
2
2
Last data in to burst stop  
7.5  
7.5  
9.5  
9.5  
Col. Address to col. Address delay  
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and  
then rounding off to the next higher integer.  
2. Minimum delay is required to complete write.  
PRELIMINARY (August, 2005, Version 0.0)  
7
AMIC Technology, Corp.  
 复制成功!