欢迎访问ic37.com |
会员登录 免费注册
发布采购

A43E16161V-75UF 参数 Datasheet PDF下载

A43E16161V-75UF图片预览
型号: A43E16161V-75UF
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位×2组低功耗同步DRAM [1M X 16 Bit X 2 Banks Low Power Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 46 页 / 1315 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A43E16161V-75UF的Datasheet PDF文件第8页浏览型号A43E16161V-75UF的Datasheet PDF文件第9页浏览型号A43E16161V-75UF的Datasheet PDF文件第10页浏览型号A43E16161V-75UF的Datasheet PDF文件第11页浏览型号A43E16161V-75UF的Datasheet PDF文件第13页浏览型号A43E16161V-75UF的Datasheet PDF文件第14页浏览型号A43E16161V-75UF的Datasheet PDF文件第15页浏览型号A43E16161V-75UF的Datasheet PDF文件第16页  
A43E16161  
The clock signal must also be asserted at the same time.  
2. After VDD reaches the desired voltage, a minimum pause  
of 200 microseconds is required with inputs in NOP  
condition.  
3. All banks must be precharged now.  
4. Perform a minimum of 2 Auto refresh cycles to stabilize  
the internal circuitry.  
5. Perform a MODE REGISTER SET cycle to program the  
CAS latency, burst length and burst type as the default  
value of mode register is undefined.  
Device Operations  
Clock (CLK)  
The clock input is used as the reference for all SDRAM  
operations. All operations are synchronized to the positive  
going edge of the clock. The clock transitions must be  
monotonic between VIL and VIH. During operation with CKE  
high all inputs are assumed to be in valid state (low or high)  
for the duration of set up and hold time around positive edge  
of the clock for proper functionality and ICC specifications.  
At the end of one clock cycle from the mode register set  
cycle, the device is ready for operation.  
Clock Enable (CKE)  
When the above sequence is used for Power-up, all the  
out-puts will be in high impedance state. The high  
impedance of outputs is not guaranteed in any other  
power-up sequence.  
The clock enable (CKE) gates the clock onto SDRAM. If  
CKE goes low synchronously with clock (set-up and hold  
time same as other inputs), the internal clock is suspended  
from the next clock cycle and the state of output and burst  
address is frozen as long as the CKE remains low. All other  
inputs are ignored from the next clock cycle after CKE goes  
low. When all banks are in the idle state and CKE goes low  
synchronously with clock, the SDRAM enters the power  
down mode from the next clock cycle. The SDRAM remains  
in the power down mode ignoring the other inputs as long as  
CKE remains low. The power down exit is synchronous as  
the internal clock is suspended. When CKE goes high at  
least “tSS + 1 CLOCK” before the high going edge of the  
clock, then the SDRAM becomes active from the same clock  
edge accepting all the input commands.  
cf.) Sequence of 4 & 5 may be changed.  
Mode Register Set (MRS)  
The mode register stores the data for controlling the various  
operation modes of SDRAM. It programs the CAS latency,  
addressing mode, burst length, test mode and various  
vendor specific options to make SDRAM useful for variety of  
different applications. The default value of the mode register  
is not defined, therefore the mode register must be written  
after power up to operate the SDRAM. The mode register is  
written by asserting low on  
,
,
,
(The  
WE  
CS RAS CAS  
SDRAM should be in active mode with CKE already high  
prior to writing the mode register). The state of address pins  
Bank Select (BA)  
A0~A10/AP,  
BA  
in  
the  
same  
cycle  
as  
This SDRAM is organized as 2 independent banks of  
1,048,576 words X 16 bits memory arrays. The BA inputs is  
,
,
,
WE  
CS RAS CAS  
going low is the data written in the  
latched at the time of assertion of  
and  
to select  
CAS  
RAS  
mode register. One clock cycle is required to complete the  
write in the mode register. The mode register contents can  
be changed using the same command and clock cycle  
requirements during operation as long as all banks are in the  
idle state. The mode register is divided into various fields  
depending on functionality. The burst length field uses  
A0~A2, burst type uses A3, addressing mode uses A4~A6,  
A7~A8, A10/AP, BA are used for vendor specific options or  
test mode. And the write burst length is programmed using  
A7~A9, A10/AP, BA must be set to low for normal SDRAM  
operation.  
the bank to be used for the operation. The bank select BA is  
latched at bank activate, read, write mode register set and  
precharge operations.  
Address Input (A0 ~ A10/AP)  
The 19 address bits required to decode the 1,048,576 word  
locations are multiplexed into 11 address input pins  
(A0~A10/AP). The 11 bit row address is latched along with  
, BA during bank activate command. The 9 bit column  
RAS  
Refer to table for specific codes for various burst length,  
addressing modes and CAS latencies. BA have to be set to  
“0” to enter the Mode Register.  
address is latched along with  
or write command.  
,
, BA during read  
WE  
CAS  
NOP and Device Deselect  
Extended Mode Register (EMRS)  
The Extended Mode Register controls functions beyond  
those controlled by the Mode Register. These additional  
functions are unique to AMIC’s Low Power SDRAM and  
includes a Partial-Array Self Refresh field (PASR) and  
Output Drive Strength. The Extended Mode Register is  
programmed via the Mode Register Set command (BA=1)  
and retains the stored information until it is programmed  
again or the device loses power. The Extended Mode  
Register must be programmed with A8 through A10 set to  
“0”. The Extended Mode Register must be loaded when all  
banks are idle and no bursts are in progress, and the  
controller must wait the specified time initiating any  
subsequent operation. Violating either of these requirements  
results in unspecified operation.  
When  
,
and  
are high, the SDRAM  
WE  
RAS  
CAS  
performs no operation (NOP). NOP does not initiate any new  
operation, but is needed to complete operations which  
require more than single clock like bank activate, burst read,  
auto refresh, etc. The device deselect is also a NOP and is  
entered by asserting  
high.  
high disables the  
CS  
CS  
command decoder so that  
the address inputs are ignored.  
,
and , and all  
WE  
RAS CAS  
Power-Up  
The following sequence is recommended for POWER UP  
1. Power must be applied to either CKE and DQM inputs to  
pull them high and other pins are NOP condition at the  
inputs before or along with VDD (and VDDQ) supply.  
PRELIMINARY  
(August, 2005, Version 0.0)  
11  
AMIC Technology, Corp.  
 复制成功!