欢迎访问ic37.com |
会员登录 免费注册
发布采购

A29400TV-70F 参数 Datasheet PDF下载

A29400TV-70F图片预览
型号: A29400TV-70F
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 256KX16, 70ns, PDSO48, TSOP1-48]
分类和应用: 闪存
文件页数/大小: 33 页 / 499 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A29400TV-70F的Datasheet PDF文件第10页浏览型号A29400TV-70F的Datasheet PDF文件第11页浏览型号A29400TV-70F的Datasheet PDF文件第12页浏览型号A29400TV-70F的Datasheet PDF文件第13页浏览型号A29400TV-70F的Datasheet PDF文件第15页浏览型号A29400TV-70F的Datasheet PDF文件第16页浏览型号A29400TV-70F的Datasheet PDF文件第17页浏览型号A29400TV-70F的Datasheet PDF文件第18页  
A29400 Series  
in graphical form. See also the subsection on " I/O2:  
Toggle Bit II".  
RY/  
: Read/  
Busy  
BY  
The RY/  
is a dedicated, open-drain output pin that  
BY  
I/O2: Toggle Bit II  
indicates whether an Embedded algorithm is in progress  
or complete. The RY/ status is valid after the rising  
BY  
pulse in the command sequence.  
The "Toggle Bit II" on I/O2, when used with I/O6, indicates  
whether a particular sector is actively erasing (that is, the  
Embedded Erase algorithm is in progress), or whether that  
sector is erase-suspended. Toggle Bit II is valid after the  
edge of the final  
WE  
Since RY/  
is an open-drain output, several RY/  
BY  
BY  
pins can be tied together in parallel with a pull-up resistor  
to VCC.  
rising edge of the final  
sequence.  
pulse in the command  
WE  
If the output is low (Busy), the device is actively erasing or  
programming. (This includes programming in the Erase  
Suspend mode.) If the output is high (Ready), the device is  
ready to read array data (including during the Erase  
Suspend mode), or is in the standby mode.  
I/O2 toggles when the system reads at addresses within  
those sectors that have been selected for erasure. (The  
system may use either  
or  
to control the read  
CE  
OE  
cycles.) But I/O2 cannot distinguish whether the sector is  
actively erasing or is erase-suspended. I/O6, by  
comparison, indicates whether the device is actively  
erasing, or is in Erase Suspend, but cannot distinguish  
which sectors are selected for erasure. Thus, both status  
bits are required for sector and mode information. Refer to  
Table 6 to compare outputs for I/O2 and I/O6.  
Table 6 shows the outputs for RY/  
. Refer to “  
RESET  
BY  
Timings”, “Timing Waveforms for Program Operation” and  
“Timing Waveforms for Chip/Sector Erase Operation” for  
more information.  
I/O6: Toggle Bit I  
Figure 5 shows the toggle bit algorithm in flowchart form,  
and the section " I/O2: Toggle Bit II" explains the algorithm.  
See also the " I/O6: Toggle Bit I" subsection. Refer to the  
Toggle Bit Timings figure for the toggle bit timing diagram.  
The I/O2 vs. I/O6 figure shows the differences between I/O2  
and I/O6 in graphical form.  
Toggle Bit I on I/O6 indicates whether an Embedded  
Program or Erase algorithm is in progress or complete, or  
whether the device has entered the Erase Suspend mode.  
Toggle Bit I may be read at any address, and is valid after  
the rising edge of the final  
pulse in the command  
WE  
sequence (prior to the program or erase operation), and  
during the sector erase time-out.  
Reading Toggle Bits I/O6, I/O2  
During an Embedded Program or Erase algorithm  
operation, successive read cycles to any address cause  
Refer to Figure 5 for the following discussion. Whenever  
the system initially begins reading toggle bit status, it must  
read I/O7 - I/O0 at least twice in a row to determine  
whether a toggle bit is toggling. Typically, a system would  
note and store the value of the toggle bit after the first  
read. After the second read, the system would compare  
the new value of the toggle bit with the first. If the toggle  
bit is not toggling, the device has completed the program  
or erase operation. The system can read array data on  
I/O7 - I/O0 on the following read cycle.  
However, if after the initial two read cycles, the system  
determines that the toggle bit is still toggling, the system  
also should note whether the value of I/O5 is high (see the  
section on I/O5). If it is, the system should then determine  
again whether the toggle bit is toggling, since the toggle bit  
may have stopped toggling just as I/O5 went high. If the  
toggle bit is no longer toggling, the device has successfully  
completed the program or erase operation. If it is still  
toggling, the device did not complete the operation  
successfully, and the system must write the reset  
command to return to reading array data.  
The remaining scenario is that the system initially  
determines that the toggle bit is toggling and I/O5 has not  
gone high. The system may continue to monitor the toggle  
bit and I/O5 through successive read cycles, determining  
the status as described in the previous paragraph.  
Alternatively, it may choose to perform other system tasks.  
In this case, the system must start at the beginning of the  
algorithm when it returns to determine the status of the  
operation (top of Figure 5).  
I/O6 to toggle. (The system may use either  
or  
to  
CE  
OE  
control the read cycles.) When the operation is complete,  
I/O6 stops toggling.  
After an erase command sequence is written, if all sectors  
selected for erasing are protected, I/O6 toggles for  
approximately 100ms, then returns to reading array data. If  
not all selected sectors are protected, the Embedded  
Erase algorithm erases the unprotected sectors, and  
ignores the selected sectors that are protected.  
The system can use I/O6 and I/O2 together to determine  
whether a sector is actively erasing or is erase-suspended.  
When the device is actively erasing (that is, the Embedded  
Erase algorithm is in progress), I/O6 toggles. When the  
device enters the Erase Suspend mode, I/O6 stops  
toggling. However, the system must also use I/O2 to  
determine which sectors are erasing or erase-suspended.  
Alternatively, the system can use I/O7 (see the subsection  
on " I/O7 :  
Polling").  
Data  
If a program address falls within a protected sector, I/O6  
toggles for approximately 2ms after the program command  
sequence is written, then returns to reading array data.  
I/O6 also toggles during the erase-suspend-program  
mode, and stops toggling once the Embedded Program  
algorithm is complete.  
The Write Operation Status table shows the outputs for  
Toggle Bit I on I/O6. Refer to Figure 5 for the toggle bit  
algorithm, and to the Toggle Bit Timings figure in the "AC  
Characteristics" section for the timing diagram. The I/O2  
vs. I/O6 figure shows the differences between I/O2 and I/O6  
PRELIMINARY  
(February, 2001, Version 0.1)  
14  
AMIC Technology, Inc.  
 复制成功!