欢迎访问ic37.com |
会员登录 免费注册
发布采购

A29160BUG-55F 参数 Datasheet PDF下载

A29160BUG-55F图片预览
型号: A29160BUG-55F
PDF下载: 下载PDF文件 查看货源
内容描述: [2M X 8 Bit / 1M X 16 Bit CMOS 5.0 Volt-only, Boot Sector Flash Memory]
分类和应用:
文件页数/大小: 43 页 / 508 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A29160BUG-55F的Datasheet PDF文件第13页浏览型号A29160BUG-55F的Datasheet PDF文件第14页浏览型号A29160BUG-55F的Datasheet PDF文件第15页浏览型号A29160BUG-55F的Datasheet PDF文件第16页浏览型号A29160BUG-55F的Datasheet PDF文件第18页浏览型号A29160BUG-55F的Datasheet PDF文件第19页浏览型号A29160BUG-55F的Datasheet PDF文件第20页浏览型号A29160BUG-55F的Datasheet PDF文件第21页  
A29160B Series  
00h. Addresses are don’t care for both cycle. The device  
returns to reading array data.  
Figure 3 illustrates the algorithm for the program operation.  
See the Erase/Program Operations in “AC Characteristics” for  
parameters, and to Program Operation Timings for timing  
diagrams.  
START  
Write Program  
Command  
Sequence  
Chip Erase Command Sequence  
Chip erase is a six-bus-cycle operation. The chip erase  
command sequence is initiated by writing two unlock cycles,  
followed by a set-up command. Two additional unlock write  
cycles are then followed by the chip erase command, which  
in turn invokes the Embedded Erase algorithm. The device  
does not require the system to preprogram prior to erase. The  
Embedded Erase algorithm automatically preprograms and  
verifies the entire memory for an all zero data pattern prior to  
electrical erase. The system is not required to provide any  
controls or timings during these operations. The Command  
Definitions table shows the address and data requirements  
for the chip erase command sequence.  
Any commands written to the chip during the Embedded  
Erase algorithm are ignored. The system can determine the  
status of the erase operation by using I/O7, I/O6, or I/O2. See  
"Write Operation Status" for information on these status bits.  
When the Embedded Erase algorithm is complete, the device  
returns to reading array data and addresses are no longer  
latched.  
Data Poll  
from System  
Embedded  
Program  
algorithm in  
progress  
Verify Data ?  
Yes  
No  
No  
Increment Address  
Last Address ?  
Yes  
Figure 4 illustrates the algorithm for the erase operation. See  
the Erase/Program Operations tables in "AC Characteristics"  
for parameters, and to the Chip/Sector Erase Operation  
Timings for timing waveforms.  
Programming  
Completed  
Sector Erase Command Sequence  
Sector erase is a six-bus-cycle operation. The sector erase  
command sequence is initiated by writing two unlock cycles,  
followed by a set-up command. Two additional unlock write  
cycles are then followed by the address of the sector to be  
erased, and the sector erase command. The Command  
Definitions table shows the address and data requirements  
for the sector erase command sequence.  
Note : See the appropriate Command Definitions table for  
program command sequence.  
Figure 3. Program Operation  
The device does not require the system to preprogram the  
memory prior to erase. The Embedded Erase algorithm  
automatically programs and verifies the sector for an all zero  
data pattern prior to electrical erase. The system is not  
required to provide any controls or timings during these  
operations.  
Unlock Bypass Command Sequence  
The Unlock Bypass feature allows the system to program  
bytes or words to the device faster than using the standard  
program command sequence. The Unlock Bypass command  
sequence is initiated by first writing two unlock cycles. This is  
followed by a third write cycle containing the Unlock Bypass  
command, 20h. The device then enters the Unlock Bypass  
mode. A two-cycle Unlock Bypass program command  
sequence is all that is required to program in this mode. The  
first cycle in this sequence contains the Unlock Bypass  
program command, A0h; the second cycle contains the  
program address and data. Additional data is programmed in  
the same manner. This mode dispenses with the initial two  
unlock cycles required in the standard program command  
sequence, resulting in faster total programming time. Table 9  
shows the requirements for the command sequence.  
After the command sequence is written, a sector erase time-  
out of 50μs begins. During the time-out period, additional  
sector addresses and sector erase commands may be  
written. Loading the sector erase buffer may be done in any  
sequence, and the number of sectors may be from one sector  
to all sectors. The time between these additional cycles must  
be less than 50μs, otherwise the last address and command  
might not be accepted, and erasure may begin. It is  
recommended that processor interrupts be disabled during  
this time to ensure all commands are accepted. The  
interrupts can be re-enabled after the last Sector Erase  
command is written. If the time between additional sector  
erase commands can be assumed to be less than 50μs, the  
system need not monitor I/O3. Any command other than  
Sector Erase or Erase Suspend during the time-out period  
resets the device to reading array data. The system must  
rewrite the command sequence and any additional sector  
addresses and commands.  
During the Unlock Bypass mode, only the Unlock Bypass  
Program and Unlock Bypass Reset commands are valid. To  
exit the Unlock Bypass mode, the system must issue the two-  
cycle Unlock Bypass reset command sequence. The first  
cycle must contain the data 90h; the second cycle the data  
PRELIMINARY (June, 2016, Version 0.0)  
16  
AMIC Technology, Corp.  
 复制成功!