欢迎访问ic37.com |
会员登录 免费注册
发布采购

A29040B-90UF 参数 Datasheet PDF下载

A29040B-90UF图片预览
型号: A29040B-90UF
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×8位CMOS 5.0伏只,统一部门快闪记忆体 [512K X 8 Bit CMOS 5.0 Volt-only, Uniform Sector Flash Memory]
分类和应用:
文件页数/大小: 29 页 / 388 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A29040B-90UF的Datasheet PDF文件第18页浏览型号A29040B-90UF的Datasheet PDF文件第19页浏览型号A29040B-90UF的Datasheet PDF文件第20页浏览型号A29040B-90UF的Datasheet PDF文件第21页浏览型号A29040B-90UF的Datasheet PDF文件第23页浏览型号A29040B-90UF的Datasheet PDF文件第24页浏览型号A29040B-90UF的Datasheet PDF文件第25页浏览型号A29040B-90UF的Datasheet PDF文件第26页  
A29040B Series  
Timing Waveforms for Alternate  
Controlled Write Operation  
CE  
PA for program  
SA for sector erase  
555 for chip erase  
555 for program  
2AA for erase  
Data Polling  
PA  
Addresses  
t
WC  
tAS  
t
AH  
t
WH  
WE  
t
GHEL  
OE  
CE  
t
WHWH1 or 2  
t
CP  
t
BUSY  
t
CPH  
t
WS  
t
DS  
t
DH  
Data  
DOUT  
I/O7  
t
RH  
A0 for program  
55 for erase  
PD for program  
30 for sector erase  
10 for chip erase  
Note :  
1. PA = Program Address, PD = Program Data, SA = Sector Address, I/O  
7
= Complement of Data Input, DOUT = Array Data.  
2. Figure indicates the last two bus cycles of the command sequence.  
Erase and Programming Performance  
Parameter  
Sector Erase Time  
Typ. (Note 1)  
Max. (Note 2)  
Unit  
sec  
sec  
µs  
Comments  
1
8
8
Excludes 00h programming  
prior to erasure (Note 4)  
Chip Erase Time  
64  
Byte Programming Time  
35  
3.6  
300  
10.8  
Excludes system-level  
overhead (Note 5)  
Chip Programming Time (Note 3)  
Notes:  
sec  
1. Typical program and erase times assume the following conditions: 25°C, 5.0V VCC, 100,000 cycles. Additionally,  
programming typically assumes checkerboard pattern.  
2. Under worst case conditions of 90°C, VCC = 4.5V (4.75V for -55), 100,000 cycles.  
3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes  
program faster than the maximum byte program time listed. If the maximum byte program time given is exceeded, only then  
does the device set I/O5 = 1. See the section on I/O5 for further information.  
4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.  
5. System-level overhead is the time required to execute the four-bus-cycle command sequence for programming. See Table 4  
for further information on command definitions.  
6. The device has a guaranteed minimum erase and program cycle endurance of 100,000 cycles.  
PRELIMINARY  
(December, 2004, Version 0.2)  
21  
AMIC Technology, Corp.  
 复制成功!