欢迎访问ic37.com |
会员登录 免费注册
发布采购

A290011BTL-55F 参数 Datasheet PDF下载

A290011BTL-55F图片预览
型号: A290011BTL-55F
PDF下载: 下载PDF文件 查看货源
内容描述: [128K X 8 Bit CMOS 5.0 Volt-only,Boot Sector Flash Memory]
分类和应用:
文件页数/大小: 33 页 / 387 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A290011BTL-55F的Datasheet PDF文件第8页浏览型号A290011BTL-55F的Datasheet PDF文件第9页浏览型号A290011BTL-55F的Datasheet PDF文件第10页浏览型号A290011BTL-55F的Datasheet PDF文件第11页浏览型号A290011BTL-55F的Datasheet PDF文件第13页浏览型号A290011BTL-55F的Datasheet PDF文件第14页浏览型号A290011BTL-55F的Datasheet PDF文件第15页浏览型号A290011BTL-55F的Datasheet PDF文件第16页  
A29001B/A290011B Series  
Table 5. A29001B/A290011B Command Definitions  
Command  
Sequence  
(Note 1)  
Bus Cycles (Notes 2 - 4)  
First  
Addr Data Addr Data  
RA RD  
Second  
Third  
Fourth  
Fifth  
Sixth  
Addr Data Addr Data Addr Data Addr Data  
Read (Notes 5, 6)  
Reset (Note 6)  
Manufacturer ID  
1
1
4
XXX F0  
555 AA  
2AA 55  
2AA 55  
2AA 55  
555  
555  
555  
90  
90  
90  
X00  
X01  
X03  
37  
A1  
4C  
Top  
Device ID  
4
4
4
555 AA  
555 AA  
555 AA  
Bottom  
Autoselect  
(Note 7)  
Continuation ID  
7F  
Sector Protect Verify  
(Note 8)  
SA  
00  
01  
2AA 55  
555  
90  
X02  
Program  
4
6
6
1
1
555 AA  
555 AA  
555 AA  
XXX B0  
XXX 30  
2AA 55  
2AA 55  
2AA 55  
555  
555  
555  
A0  
80  
80  
PA  
555  
555  
PD  
Chip Erase  
Sector Erase  
AA  
AA  
2AA 55  
2AA 55  
555  
SA  
10  
30  
Erase Suspend (Note 9)  
Erase Resume (Note 10)  
Legend:  
X = Don't care  
RA = Address of the memory location to be read.  
RD = Data read from location RA during read operation.  
PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the  
whichever happens later.  
or  
pulse,  
WE  
CE  
PD = Data to be programmed at location PA. Data latches on the rising edge of  
or  
pulse, whichever happens first.  
CE  
WE  
SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A16 - A12 select a unique sector.  
Note:  
1. See Table 1 for description of bus operations.  
2. All values are in hexadecimal.  
3. Except when reading array or autoselect data, all bus cycles are write operation.  
4. Address bits A16 - A12 are don't cares for unlock and command cycles, unless SA or PA required.  
5. No unlock or command cycles required when reading array data.  
6. The Reset command is required to return to reading array data when device is in the autoselect mode, or if I/O5 goes high  
(while the device is providing status data).  
7. The fourth cycle of the autoselect command sequence is a read cycle.  
8. The data is 00h for an unprotected sector and 01h for a protected sector. See "Autoselect Command Sequence" for more  
information.  
9. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend  
mode.  
10. The Erase Resume command is valid only during the Erase Suspend mode.  
11. The time between each command cycle has to be less than 50μs.  
PRELIMINARY (June, 2016, Version 0.0)  
11  
AMIC Technology, Corp.