欢迎访问ic37.com |
会员登录 免费注册
发布采购

A25L16PMW-50F 参数 Datasheet PDF下载

A25L16PMW-50F图片预览
型号: A25L16PMW-50F
PDF下载: 下载PDF文件 查看货源
内容描述: 8兆位,低电压,串行闪存,具有50 MHz SPI总线接口 [8 Mbit, Low Voltage, Serial Flash Memory With 50 MHz SPI Bus Interface]
分类和应用: 闪存
文件页数/大小: 34 页 / 514 K
品牌: AMICC [ AMIC TECHNOLOGY ]
 浏览型号A25L16PMW-50F的Datasheet PDF文件第8页浏览型号A25L16PMW-50F的Datasheet PDF文件第9页浏览型号A25L16PMW-50F的Datasheet PDF文件第10页浏览型号A25L16PMW-50F的Datasheet PDF文件第11页浏览型号A25L16PMW-50F的Datasheet PDF文件第13页浏览型号A25L16PMW-50F的Datasheet PDF文件第14页浏览型号A25L16PMW-50F的Datasheet PDF文件第15页浏览型号A25L16PMW-50F的Datasheet PDF文件第16页  
A25L80P  
Write Status Register (WRSR)  
The Write Status Register (WRSR) instruction allows new  
values to be written to the Status Register. Before it can be  
accepted, a Write Enable (WREN) instruction must previously  
have been executed. After the Write Enable (WREN)  
instruction has been decoded and executed, the device sets  
the Write Enable Latch (WEL).  
Register cycle is in progress, the Status Register may still be  
read to check the value of the Write In Progress (WIP) bit. The  
Write In Progress (WIP) bit is 1 during the self-timed Write  
Status Register cycle, and is 0 when it is completed. When the  
cycle is completed, the Write Enable Latch (WEL) is reset.  
The Write Status Register (WRSR) instruction allows the user  
to change the values of the Block Protect (BP2, BP1, BP0) bits,  
to define the size of the area that is to be treated as read-only,  
as defined in Table 1. The Write Status Register (WRSR)  
instruction also allows the user to set or reset the Status  
Register Write Disable (SRWD) bit in accordance with the  
The Write Status Register (WRSR) instruction is entered by  
S
driving Chip Select ( ) Low, followed by the instruction code  
and the data byte on Serial Data Input (D).  
The instruction sequence is shown in Figure 7. The Write  
Status Register (WRSR) instruction has no effect on b6, b5, b1  
and b0 of the Status Register. b6 and b5 are always read as 0.  
Write Protect ( ) signal. The Status Register Write Disable  
W
(SRWD) bit and Write Protect ( ) signal allow the device to  
W
S
Chip Select ( ) must be driven High after the eighth bit of the  
be put in the Hardware Protected Mode (HPM). The Write  
Status Register (WRSR) instruction is not executed once the  
Hardware Protected Mode (HPM) is entered.  
data byte has been latched in. If not, the Write Status Register  
S
(WRSR) instruction is not executed. As soon as Chip Select (  
)
is driven High, the self-timed Write Status Register cycle  
(whose duration is tW) is initiated. While the Write Status  
Figure 7. Write Status Register (WRSR) Instruction Sequence  
S
0
1
2
3
4
5
6
7
8
9 10 11 12  
14 15  
13  
C
Status  
Instruction  
Register In  
7
6
5
4
3
2
1
0
D
Q
High Impedance  
MSB  
PRELIMINARY (May 2005, Version 0.0)  
11  
AMIC Technology Corp.