欢迎访问ic37.com |
会员登录 免费注册
发布采购

L160DB90VC 参数 Datasheet PDF下载

L160DB90VC图片预览
型号: L160DB90VC
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位(2M ×8位/ 1的M× 16位) CMOS 3.0伏只引导扇区闪存 [16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory]
分类和应用: 闪存
文件页数/大小: 52 页 / 1792 K
品牌: AMD [ AMD ]
 浏览型号L160DB90VC的Datasheet PDF文件第43页浏览型号L160DB90VC的Datasheet PDF文件第44页浏览型号L160DB90VC的Datasheet PDF文件第45页浏览型号L160DB90VC的Datasheet PDF文件第46页浏览型号L160DB90VC的Datasheet PDF文件第48页浏览型号L160DB90VC的Datasheet PDF文件第49页浏览型号L160DB90VC的Datasheet PDF文件第50页浏览型号L160DB90VC的Datasheet PDF文件第51页  
D A T A S H E E T  
ERASE AND PROGRAMMING PERFORMANCE  
Parameter  
Typ (Note 1)  
Max (Note 2)  
Unit  
s
Comments  
Sector Erase Time  
Chip Erase Time  
0.7  
25  
5
15  
Excludes 00h programming  
prior to erasure (Note 4)  
s
Byte Programming Time  
Word Programming Time  
150  
210  
33  
µs  
µs  
s
7
Excludes system level  
overhead (Note 5)  
Byte Mode  
Word Mode  
11  
7.2  
Chip Programming Time  
(Note 3)  
21.6  
s
Notes:  
1. Typical program and erase times assume the following conditions: 25°C, 3.0 V V , 1,000,000 cycles. Additionally,  
CC  
programming typicals assume checkerboard pattern.  
2. Under worst case conditions of 90°C, V = 2.7 V, 1,000,000 cycles.  
CC  
3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes  
program faster than the maximum program times listed.  
4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.  
5. System-level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See Table 9  
for further information on command definitions.  
6. The device has a minimum erase and program cycle endurance of 1,000,000 cycles.  
LATCHUP CHARACTERISTICS  
Description  
Min  
Max  
Input voltage with respect to V on all pins except I/O pins  
(including A9, OE#, and RESET#)  
SS  
–1.0 V  
12.5 V  
Input voltage with respect to V on all I/O pins  
–1.0 V  
V
+ 1.0 V  
CC  
SS  
V
Current  
–100 mA  
+100 mA  
CC  
Includes all pins except V . Test conditions: V = 3.0 V, one pin at a time.  
CC  
CC  
TSOP AND SO PIN CAPACITANCE  
Parameter  
Symbol  
Parameter Description  
Input Capacitance  
Test Setup  
Typ  
6
Max  
7.5  
12  
Unit  
pF  
C
V
= 0  
IN  
IN  
C
Output Capacitance  
Control Pin Capacitance  
V
= 0  
8.5  
7.5  
pF  
OUT  
OUT  
C
V
= 0  
IN  
9
pF  
IN2  
Notes:  
1. Sampled, not 100% tested.  
2. Test conditions T = 25°C, f = 1.0 MHz.  
A
DATA RETENTION  
Parameter  
Test Conditions  
150°C  
Min  
10  
Unit  
Years  
Years  
Minimum Pattern Data Retention Time  
125°C  
20  
22358B7 May 5, 2006  
Am29LV160D  
45  
 复制成功!