P R E L I M I N A R Y
SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges
Interrupt Acknowledge Cycle (33 MHz and 40 MHz)
Preliminary
Parameter
Description
General Timing Requirements
33 MHz
Min
40 MHz
Min
No. Symbol
Max
Max Unit
1
2
tDVCL
tCLDX
Data in Setup
Data in Hold
8
3
5
2
ns
ns
General Timing Responses
3
4
tCHSV
tCLSH
tCLDV
tCHDX
tCHLH
tLHLL
tCHLL
tAVLL
Status Active Delay
Status Inactive Delay
Data Valid Delay
Status Hold Time
ALE Active Delay
ALE Width
0
0
0
0
15
15
15
0
0
0
0
12
12
12
ns
ns
ns
ns
ns
ns
ns
ns
7
8
9
15
12
10
11
12
tCLCL–10=20
tCLCL–5=20
tCLCH
ALE Inactive Delay
15
12
AD Address Invalid to ALE
Low(a)
tCLCH
15
19
20
21
22
23
31
68
tCLAZ
tDXDL
AD Address Float Delay
DEN Inactive to DT/R Low(a)
tCLAX=0
15
tCLAX=0
12
ns
ns
ns
ns
ns
ns
ns
ns
0
0
0
0
tCVCTV Control Active Delay 1(b)
15
15
15
12
12
12
tCVDEX DEN Inactive Delay
tCHCTV Control Active Delay 2(c)
0
0
0
0
tLHAV
ALE High to Address Valid
10
0
7.5
0
tCVCTX Control Inactive Delay(b)
15
15
12
10
tCHAV
CLKOUTA High to A
Address Valid
0
0
Notes:
All timing parameters are measured at 1.5 V with 50 pF loading on CLKOUTA, unless otherwise noted. All output test conditions
are with CL=50 pF. For switching tests, VIL=0.45 V and VIH=2.4 V, except at X1 where VIH=VCC– 0.5 V.
a
b
c
Testing is performed with equal loading on referenced pins.
This parameter applies to the INTA1–INTA0 signals.
This parameter applies to the DEN and DT/R signals.
84
Am186/188ES and Am186/188ESLV Microcontrollers