P R E L I M I N A R Y
SWITCHING CHARACTERISTICS over Commercial operating range
PSRAM Read Cycle (33 MHz and 40 MHz)
Preliminary
Parameter
Description
General Timing Requirements
33 MHz
Min
40 MHz
Min
No. Symbol
Max
Max Unit
1
2
tDVCL Data in Setup
tCLDX Data in Hold(b)
8
3
5
2
ns
ns
General Timing Responses
5
7
8
9
tCLAV AD Address Valid Delay and BHE
0
0
0
15
15
0
0
0
12
12
ns
ns
ns
ns
tCLDV Data Valid Delay
tCHDX Status Hold Time
tCHLH ALE Active Delay
15
12
tCLCL–10=
tCLCL–5=
20
10
tLHLL
ALE Width
ns
20
11
23
80
81
tCHLL
ALE Inactive Delay
15
12
ns
ns
ns
ns
tLHAV ALE High to Address Valid
tCLCLX LCS Inactive Delay
tCLCSL LCS Active Delay
10
0
7.5
0
15
15
12
12
0
0
tCLCL + tCLCH
–3
tCLCL + tCLCH
–1.25
84
tLRLL
LCS Precharge Pulse Width
ns
Read Cycle Timing Responses
24
25
tAZRL
tCLRL
AD Address Float to RD Active
RD Active Delay
0
0
0
0
ns
ns
15
15
10
12
2tCLCL–15
=45
2tCLCL–10
=40
26
tRLRH RD Pulse Width
ns
27
28
59
tCLRH RD Inactive Delay
0
tCLCH–3
0
0
ns
ns
ns
tRHLH RD Inactive to ALE High(a)
tRHDX RD High to Data Hold on AD Bus(b)
tCLCH–1.25
0
2tCLCL–15
=45
2tCLCL–10
=40
66
tAVRL A Address Valid to RD Low
ns
ns
68
tCHAV CLKOUTA High to A Address Valid
0
15
0
10
Notes:
All timing parameters are measured at 1.5 V with 50 pF loading on CLKOUTA unless otherwise noted. All output test conditions
are with CL = 50 pF. For switching tests, VIL = 0.45 V and VIH = 2.4 V, except at X1 where VIH = VCC – 0.5 V.
a
b
Equal loading on referenced pins.
If either spec 2 or spec 59 is met with respect to data hold time, the part will function correctly.
70
Am186/188EM and Am186/188EMLV Microcontrollers