P R E L I M I N A R Y
SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges
PSRAM Refresh Cycle (33 MHz and 40 MHz)
Preliminary
Parameter
Description
General Timing Responses
33 MHz
Min
40 MHz
Min
No. Symbol
Max
15
Max Unit
9
tCHLH
tLHLL
tCHLL
ALE Active Delay
ALE Width
12
12
10
12
ns
ns
ns
10
11
tCLCL–10=20
tCLCL–5=20
ALE Inactive Delay
15
Read/Write Cycle Timing Responses
25
26
27
28
80
81
tCLRL
tRLRH
tCLRH
tRHLH
RD Active Delay
0
15
0
ns
ns
ns
ns
ns
ns
RD Pulse Width
2tCLCL–15=45
2tCLCL–10=40
RD Inactive Delay
RD Inactive to ALE High(a)
0
15
0
tCLCH–3
tCLCH–2
tCLCLX LCS Inactive Delay
tCLCSL LCS Active Delay
0
0
15
15
0
0
12
12
Refresh Timing Cycle Parameters
79
82
85
86
tCLRFD CLKOUTA Low to RFSH Valid
0
15
15
0
0
12
12
ns
ns
ns
tCLRF
tRFCY
tLCRF
CLKOUTA High to RFSH Invalid
RFSH Cycle Time
0
6 • tCLCL
2tCLCL –3
6 • tCLCL
2tCLCL –1.25
LCS Inactive to RFSH Active
Delay
Notes:
All timing parameters are measured at 1.5 V with 50 pF loading on CLKOUTA, unless otherwise noted. All output test conditions
are with CL=50 pF. For switching tests, VIL=0.45 V and VIH=2.4 V, except at X1 where VIH=VCC– 0.5 V.
a
Testing is performed with equal loading on referenced pins.
Am186/188ES and Am186/188ESLV Microcontrollers
81