Revision 5.01 – November 30, 2005
S5335 – PCI Bus Controller, 3.3V
Data Sheet
nv Memory Device Timing Requirements
Memory Device Requirements for Read Accesses
For serial nv memory devices, the serial clock output
frequency is the PCI clock frequency divided by 512.
This is approximately 65 KHz (with a 33 MHz PCI
clock). Any serial memory device that operates at this
frequency is compatible with the S5335.
Timing
Read cycle time
Spec.
8T(max)
7T–10(max)
T(max)
T = 30 ns
240 ns
200 ns
30 ns
Address valid to data valid
Address valid to read active
Read active to data valid
Read pulse width
For byte-wide accesses, the S5335 generates the
waveforms shown in Figures 50 and 51. Figure 69
shows an nv memory read operation. Figure 70 shows
an nv memory write operation. Read operations are
always the same length. Write operations, due to the
characteristics of reprogrammable nv memory
devices, may be controlled through a programming
sequence.
6T–10(max)
6T(max)
—
170 ns
180 ns
2 ns
Data hold from read inactive
Figure 69. nv Memory Read Operation
t
35
ERD#
t
37
(OUTPUT)
t
t
t
39
36
38
EA[15:0]
Address Valid
(OUTPUT)
t
t
41
40
EQ[7:0]
Data Valid
(INPUT)
AMCC Confidential and Proprietary
DS1657 115