Revision 1.15 – August 30, 2007
440GX – Power PC 440GX Embedded Processor
Data Sheet
I/O Specifications—All Speeds (Sheet 5 of 7)
Notes:
1. Ethernet interface meets timing requirements as defined by IEEE 802.3 standard.
2. PCI-X timings are for asynchronous operation up to 133MHz. PCI-X input setup time requirement is 1.2ns for 133MHz and
1.7ns for 66MHz. PCI timings (in parentheses) are for asynchronous operation up to 66MHz. PCI output hold time
requirement is 1ns for 66MHz and 2ns for 33MHz.
3. The clock frequency for RMII operation is 50MHz ± 100ppm.
4. The clock frequency for SMII operation is 125MHz ± 100ppm.
5. These are DDR signals that can change on both the positive and negative clock transitions.
Input (ns)
Output (ns)
Output Current (mA)
Signal
Clock
Notes
Setup Time
(TIS min)
Hold Time
(TIH min)
Valid Delay
(TOV max)
Hold Time
(TOH min)
I/O H
(minimum)
I/O L
(minimum)
Ethernet RTBI Interface
RTBI0RxClk
1,
async
na
1
na
1
na
na
na
3.5
na
na
na
na
na
na
5.1
na
na
na
na
5.1
5.1
5.1
na
na
6.8
6.8
6.8
na
RTBI0RxD0:4
RTBI0TxClk
RTBI0RxClk
RTBI0TxClk
RTBI1RxClk
RTBI1TxClk
1,
async
na
na
na
1
na
na
na
1
RTBI0TxD0:4
RTBI1RxClk
1,
async
RTBI1RxD0:4
RTBI1TxClk
5.1
5.1
6.8
6.8
1,
async
na
na
RTBI1TxD0:4
GMCRefClk
na
na
na
na
3.5
na
5.1
na
5.1
na
6.8
na
async
74
AMCC