欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440GR-3JA667C 参数 Datasheet PDF下载

PPC440GR-3JA667C图片预览
型号: PPC440GR-3JA667C
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 667MHz, CMOS, PBGA456, 35 MM, ROHS COMPLIANT, THERMALLY ENHANCED, PLASTIC, BGA-456]
分类和应用: 时钟外围集成电路
文件页数/大小: 82 页 / 1147 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440GR-3JA667C的Datasheet PDF文件第9页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第10页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第11页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第12页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第14页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第15页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第16页浏览型号PPC440GR-3JA667C的Datasheet PDF文件第17页  
Revision 1.16 – July 19, 2006  
440GR – PPC440GR Embedded Processor  
Preliminary Data Sheet  
DMA to PLB 128 Controller  
This DMA controller provides a DMA interface dedicated to the 128-bit PLB.  
Features include:  
• Support for memory-to-memory, peripheral-to-memory, and memory-to-peripheral transfers  
• Scatter/gather capability  
• 128-byte buffer with programmable thresholds  
Serial Ports (UART)  
Features include:  
• Up to four ports in the following combinations:  
– One 8-pin  
– Two 4-pin  
– One 4-pin and two 2-pin  
– Four 2-pin  
• Selectable internal or external serial clock to allow wide range of baud rates  
• Register compatibility with NS16750 register set  
• Complete status reporting capability  
• Fully programmable serial-interface characteristics  
• Supports DMA using internal DMA function on PLB 64  
IIC Bus Interface  
Features include:  
• Two IIC interfaces provided  
2
• Support for Philips® Semiconductors I C Specification, dated 1995  
• Operation at 100kHz or 400kHz  
• 8-bit data  
• 10- or 7-bit address  
• Slave transmitter and receiver  
• Master transmitter and receiver  
• Multiple bus masters  
• Supports fixed V IIC interface  
DD  
• Two independent 4 x 1 byte data buffers  
• Twelve memory-mapped, fully programmable configuration registers  
• One programmable interrupt request signal  
• Provides full management of all IIC bus protocols  
• Programmable error recovery  
• Includes an integrated boot-strap controller that is multiplexed with the second IIC interface  
AMCC Proprietary  
13