欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GP-3DE266CZ 参数 Datasheet PDF下载

PPC405GP-3DE266CZ图片预览
型号: PPC405GP-3DE266CZ
PDF下载: 下载PDF文件 查看货源
内容描述: 的Power PC 405GP嵌入式处理器 [Power PC 405GP Embedded Processor]
分类和应用: PC
文件页数/大小: 59 页 / 1340 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第6页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第7页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第8页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第9页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第11页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第12页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第13页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第14页  
Revision 2.03 – September 7, 2007  
405GP – Power PC 405GP Embedded Processor  
Data Sheet  
• Supports PCI target access to all PLB address spaces  
• Supports PowerPC processor boot from PCI memory  
SDRAM Memory Controller  
The PPC405GP Memory Controller core provides a low latency access path to SDRAM memory. A variety of  
system memory configurations are supported. The memory controller supports up to four physical banks. Up to  
256MB per bank are supported, up to a maximum of 1GB. Memory timings, address and bank sizes, and memory  
addressing modes are programmable.  
Features include:  
• 11x8 to 13x11 addressing for SDRAM (2- and 4-bank)  
• 32-bit memory interface support  
• Programmable address compare for each bank of memory  
• Industry standard 168-pin DIMMS are supported (some configurations)  
• 4MB to 256MB per bank  
• Programmable address mapping and timing  
• Auto refresh  
• Page mode accesses with up to 4 open pages  
• Power management (self-refresh)  
• Error checking and correction (ECC) support  
- Standard single-error correct, double-error detect coverage  
- Aligned nibble error detect  
- Address error logging  
External Peripheral Bus Controller (EBC)  
• Supports eight banks of ROM, EPROM, SRAM, Flash memory, or slave peripherals  
• Burst and non-burst devices  
• 8-, 16-, 32-bit byte-addressable data bus width support  
• Latch data on Ready  
• Programmable 2K clock time-out counter with disable for Ready  
• Programmable access timing per device  
- 0–255 wait states for non-bursting devices  
- 0–31 burst wait states for first access and up to 7 wait states for subsequent accesses  
- Programmable CSon, CSoff relative to address  
- Programmable OEon, WEon, WEoff (0 to 3 clock cycles) relative to CS  
• Programmable address mapping  
10  
AMCC  
 复制成功!