欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GP-3BE133C 参数 Datasheet PDF下载

PPC405GP-3BE133C图片预览
型号: PPC405GP-3BE133C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Power PC 405GP嵌入式处理器 [Power PC 405GP Embedded Processor]
分类和应用: PC
文件页数/大小: 59 页 / 1340 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GP-3BE133C的Datasheet PDF文件第36页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第37页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第38页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第39页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第41页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第42页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第43页浏览型号PPC405GP-3BE133C的Datasheet PDF文件第44页  
Revision 2.03 – September 7, 2007  
405GP – Power PC 405GP Embedded Processor  
Data Sheet  
Signal Functional Description (Part 6 of 8)  
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.  
Notes:  
1. Receiver input has hysteresis.  
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 34 for recommended termination values.  
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 34 for recommended termination values.  
4. If not used, must pull up.  
5. If not used, must pull down.  
6. Strapping input during reset; pull up or pull down as required.  
7. Pull-up may be required. See “External Bus Control Signals” on page 34.  
Signal Name  
Description  
I/O  
Type  
Notes  
5V tolerant  
3.3V LVTTL  
UART1_Tx  
UART1 Serial Data Out.  
O
6
UART1 Data Set Ready  
or  
UART1 Clear To Send. To access this function, software must toggle  
a DCR bit.  
UART1_DSR/  
UART1_CTS  
5V tolerant  
I
1
6
3.3V LVTTL  
UART1 Request To Send  
or  
UART1 Data Terminal Ready. To access this function, software must  
toggle a DCR bit.  
UART1_RTS/  
UART1_DTR  
5V tolerant  
3.3V LVTTL  
O
5V tolerant  
IICSCL  
IIC Serial Clock.  
IIC Serial Data.  
I/O  
I/O  
1, 2  
1, 2  
3.3V LVTTL  
5V tolerant  
3.3V LVTTL  
IICSDA  
Interrupts Interface  
Interrupt requests  
or  
General Purpose I/O. To access this function, software must toggle a  
DCR bit.  
5V tolerant  
3.3V LVTTL  
IRQ0:6[GPIO17:23]  
I[I/O]  
1
JTAG Interface  
5V tolerant  
TDI  
Test data in.  
I
I
1, 4  
1, 4  
3.3V LVTTL  
5V tolerant  
3.3V LVTTL  
TMS  
TDO  
TCK  
JTAG test mode select.  
Test data out.  
5V tolerant  
3.3V LVTTL  
O
I
JTAG test clock. The frequency of this input can range from DC to  
25MHz.  
5V tolerant  
3.3V LVTTL  
1, 4  
5
JTAG reset. TRST must be low at power-on to initialize the JTAG  
controller and for normal operation of the PPC405GP.  
5V tolerant  
3.3V LVTTL  
TRST  
System Interface  
SysClk  
I
5V tolerant  
3.3V LVTTL  
Main system clock input.  
I
Main system reset. External logic can drive this bidirectional pin low  
(minimum of 16 cycles) to initiate a system reset. A system reset can  
also be initiated by software. Implemented as an open-drain output  
(two states; 0 or open circuit).  
5V tolerant  
3.3V LVTTL  
SysReset  
I/O  
1, 2  
AVDD  
Clean voltage input for the PLL.  
I
5V tolerant  
3.3V LVTTL  
SysErr  
Set to 1 when a Machine Check is generated.  
O
5V tolerant  
3.3V LVTTL  
Halt  
Halt from external debugger.  
I
1, 2  
40  
AMCC