欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GPR3DB266Z 参数 Datasheet PDF下载

PPC405GPR3DB266Z图片预览
型号: PPC405GPR3DB266Z
PDF下载: 下载PDF文件 查看货源
内容描述: [32-BIT, 266.66MHz, RISC PROCESSOR, PBGA456, 27 X 27 MM, PLASTIC, EBGA-456]
分类和应用: 时钟外围集成电路
文件页数/大小: 58 页 / 1211 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第32页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第33页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第34页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第35页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第37页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第38页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第39页浏览型号PPC405GPR3DB266Z的Datasheet PDF文件第40页  
Revision 2.00 – December 2, 2004  
405GPr – Power PC 405GPr Embedded Processor  
Data Sheet  
Signal Functional Description (Sheet 7 of 8)  
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.  
Notes:  
1. Receiver input has hysteresis.  
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.  
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.  
4. If not used, must pull up.  
5. If not used, must pull down.  
6. Strapping input during reset; pull up or pull down as required.  
7. Pull-up may be required. See “External Bus Control Signals” on page 29.  
Signal Name  
Description  
I/O  
Type  
Notes  
General Purpose I/O  
or  
Even Trace execution status. To access this function, software must  
toggle a DCR bit.  
GPIO1[TS1E]  
GPIO2[TS2E]  
5V tolerant  
3.3V LVTTL  
I/O[O]  
1, 6  
General Purpose I/O  
or  
Odd Trace execution status. To access this function, software must  
toggle a DCR bit.  
5V tolerant  
GPIO3[TS1O]  
GPIO4[TS2O]  
GPIO5:8[TS3:6]  
I/O[O]  
I/O[O]  
I/O[O]  
1, 6  
1, 6  
1, 6  
3.3V LVTTL  
General Purpose I/O  
or  
Odd Trace execution status. To access this function, software must  
toggle a DCR bit.  
5V tolerant  
3.3V LVTTL  
General Purpose I/O  
or  
Trace status. To access this function, software must toggle a DCR  
bit.  
5V tolerant  
3.3V LVTTL  
General Purpose I/O  
or  
5V tolerant  
Trace interface clock. A toggling signal that is always half of the CPU  
core frequency. To access this function, software must toggle a DCR  
bit.  
GPIO9[TrcClk]  
I/O[O]  
I/O  
1, 6  
1, 6  
3.3V LVTTL  
Note: Initialization strapping must hold this pin low (0) during reset.  
General Purpose I/O.  
Note: The pull-up initialization strapping resistor must be 1krather  
than 3kin order to overcome the internal pull-down resistor.  
3.3V LVTTL  
w/pull-down  
GPIO24  
TestEn  
Test Enable. Used only for manufacturing tests. Pull down for normal  
operation.  
1.8V CMOS  
w/pull-down  
I
I
An external clock input that can be used to clock the timers in the  
CPU core.  
5V tolerant  
3.3V LVTTL  
TmrClk  
1
Trace Interface  
Even Trace execution status. To access this function, software must  
toggle a DCR bit  
or  
[TS1E]GPIO1  
[TS2E]GPIO2  
5V tolerant  
O[I/O]  
O[I/O]  
1, 6  
1, 6  
3.3V LVTTL  
General Purpose I/O.  
Odd Trace execution status. To access this function, software must  
toggle a DCR bit  
or  
5V tolerant  
3.3V LVTTL  
[TS1O]GPIO3  
[TS2O]GPIO4  
General Purpose I/O.  
Odd Trace execution status. To access this function, software must  
toggle a DCR bit  
or  
5V tolerant  
3.3V LVTTL  
O[I/O]  
O[I/O]  
1, 6  
1, 6  
General Purpose I/O.  
Trace status. To access this function, software must toggle a DCR bit  
or  
General Purpose I/O.  
5V tolerant  
3.3V LVTTL  
[TS3:6]GPIO5:8  
36  
AMCC