欢迎访问ic37.com |
会员登录 免费注册
发布采购

NPE405H-3BA200C 参数 Datasheet PDF下载

NPE405H-3BA200C图片预览
型号: NPE405H-3BA200C
PDF下载: 下载PDF文件 查看货源
内容描述: 的PowerNP NPe405H嵌入式处理器 [PowerNP NPe405H Embedded Processor]
分类和应用:
文件页数/大小: 70 页 / 1343 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号NPE405H-3BA200C的Datasheet PDF文件第61页浏览型号NPE405H-3BA200C的Datasheet PDF文件第62页浏览型号NPE405H-3BA200C的Datasheet PDF文件第63页浏览型号NPE405H-3BA200C的Datasheet PDF文件第64页浏览型号NPE405H-3BA200C的Datasheet PDF文件第66页浏览型号NPE405H-3BA200C的Datasheet PDF文件第67页浏览型号NPE405H-3BA200C的Datasheet PDF文件第68页浏览型号NPE405H-3BA200C的Datasheet PDF文件第69页  
Revision 1.01 – April 18, 2007  
NPe405H – PowerNP NPe405H Embedded Processor  
Data Sheet  
I/O SPECIFICATIONS(A)—266 MHZ  
Table 16. I/O Specifications—266MHz (Sheet 1 of 3)  
Notes:  
1. Ethernet interface meets timing requirements as defined by IEEE 802.3 standard.  
2. The SDRAM command interface is configurable through SDRAM0_TR[LDF] to provide a 2 to 4 cycle delay before the  
command is used by SDRAM. Output times in table are in cycle 1.  
3. SDRAM I/O timings are specified relative to a MemClkOut terminated in a lumped 10pF load.  
4. SDRAM interface hold times are guaranteed at the NPe405H package pin. System designers must use the NPe405H IBIS  
model (available from www.amcc.com) to ensure their clock distribution topology minimizes loading and reflections, and that  
the relative delays on clock wiring do not exceed the delays on other SDRAM signal wiring.  
5. PerClk rising edge at package pin with a 10pF load trails the internal PLB clock by approximately 0.8ns.  
Input (ns)  
Output (ns)  
Output Current (mA)  
I/O H I/O L  
(maximum) (minimum)  
Signal  
Clock  
Notes  
Setup Time Hold Time Valid Delay Hold Time  
(T min)  
(T min)  
(T  
OV  
max)  
(T min)  
OH  
IS  
IH  
Ethernet Interface  
EMC0MDClk  
n/a  
n/a  
0.0  
n/a  
n/a  
12  
12  
8
8
1, async  
1
1 OPB clock 1 OPB clock  
period +10ns  
EMC0MDIO  
100  
EMC0MDClk  
PHYTX  
period  
EMC0TxD0:3  
[EMC0Tx0:1D0:1]  
9.0  
[5.3]  
[4.6]  
4.1  
[2.3]  
[1.5]  
n/a  
n/a  
n/a  
n/a  
12  
12  
8
8
1
[EMC0Tx0:  
3D]  
EMC0TxEn  
[EMC0Tx0En]  
[EMC0Sync]  
11.4  
[5.2]  
[4.6]  
4.3  
[2.3]  
[1.5]  
PHYTX  
PHYTX  
1
1
EMC0TxErr[EMC0Tx1En]  
[EMC1TxD0][EMC1Tx2D0]  
[EMC1TxD1][EMC1Tx2D1]  
[EMC1TxD2][EMC1Tx3D0]  
[EMC1TxD3][EMC1Tx3D1]  
[EMC1TxEn][EMC1Tx2En]  
[EMC1TxErr][EMC1Tx3En]  
PHY0Col[PHY0Rx1Er]l  
PHY0CrS[PHY0CrS0DV]  
PHY0RxClk  
n/a  
n/a  
n/a  
n/a  
10.8[5.4]  
[11.3[6.5]  
[10.9][6.1]  
[10.9][6.1]  
[11.4][6.5]  
[12.7][6.2]  
[12.7][6.0]  
n/a  
4.0[2.3]  
[4.8][2.5]  
[4.8][2.5]  
[4.8][2.5]  
[4.8][2.5]  
[4.8][2.5]  
[4.8][2.5]]  
n/a  
12  
12  
12  
12  
12  
12  
12  
n/a  
n/a  
n/a  
8
8
n/a  
n/a  
8
n/a  
n/a  
8
n/a  
n/a  
8
n/a  
n/a  
8
n/a  
n/a  
8
async[1.0]  
async[1.0]  
n/a  
async[0.7]  
async[0.9]  
n/a  
n/a  
n/a  
n/a  
1
1
n/a  
n/a  
n/a  
n/a  
1, async  
1.7  
[1.1]  
[1.1]  
1.2  
[0.7]  
[0.1]  
PHY0RxD0:3  
[PHY0Rx0:1D0:1]  
[PHY0Rx0:3D]  
n/a  
n/a  
n/a  
n/a  
PHYRX  
1
PHY0RxDV[PHY0CRS1DV]  
PHY0RxErr[PHY0Rx0Er]  
PHY0TxClk[PHY0RefClk]  
[PHY1RxD0][PHY1Rx2D0]  
[PHY1RxD1][PHY1Rx2D1]  
[PHY1RxD2][PHY1Rx3D0]  
[PHY1RxD3][PHY1Rx3D1]  
[PHY1Col][PHY1Rx3Er]  
[PHY1CrS][PHY1CrS2DV]  
[PHY1RxClk]  
1.5[1.1]  
1.5[1.1]  
n/a  
1.2[0.8]  
1.2[0.8]  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
PHYRX  
PHYRX  
1
1
1, async  
[1.0][1.5]  
[1.2][1.8]  
[1.1][1.8]  
[0.9][1.5]  
[1.4[2.0]  
[1.3][1.9]  
n/a  
[2.6][0.5]  
[2.2][0.3]  
[2.2][0.3]  
[2.5][0.5]  
[1.5][0.2]  
[1.8][0.5]  
n/a  
[PHY1RxDV]  
[PHY1CrS3DV]  
1.1  
[1.8]  
2.0  
[0.1]  
n/a  
n/a  
n/a  
n/a  
[PHY1RxErr][PHY1Rx2Er]  
[PHY1TxClk]  
[1.0][1.6]  
n/a  
[2.4][0.4]  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
HDLCEX Interface  
HDLCEXRxClk  
n/a  
n/a  
1.1  
0.5  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
n/a  
HDLCEXRxDataA:B  
HDLCEXRxFS  
25.6  
24.2  
AMCC Proprietary  
DS2011  
65