欢迎访问ic37.com |
会员登录 免费注册
发布采购

440GR 参数 Datasheet PDF下载

440GR图片预览
型号: 440GR
PDF下载: 下载PDF文件 查看货源
内容描述: Power PC的440GR嵌入式处理器 [Power PC 440GR Embedded Processor]
分类和应用: PC
文件页数/大小: 82 页 / 1157 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号440GR的Datasheet PDF文件第74页浏览型号440GR的Datasheet PDF文件第75页浏览型号440GR的Datasheet PDF文件第76页浏览型号440GR的Datasheet PDF文件第77页浏览型号440GR的Datasheet PDF文件第78页浏览型号440GR的Datasheet PDF文件第80页浏览型号440GR的Datasheet PDF文件第81页浏览型号440GR的Datasheet PDF文件第82页  
Revision 1.16 – July 19, 2006  
440GR – PPC440GR Embedded Processor  
Initialization  
Preliminary Data Sheet  
The PPC440GR provides the option for setting initial parameters based on default values or by reading them from  
a slave PROM attached to the IIC0 bus (see “Serial EEPROM” below). Some of the default values can be altered  
by strapping on external pins (see “Strapping” below).  
Strapping  
While the SysReset input pin is low (system reset), the state of certain I/O pins is read to enable certain default  
initial conditions prior to PPC440GR start-up. The actual capture instant is the nearest reference clock edge before  
the deassertion of reset. These pins must be strapped using external pull-up (logical 1) or pull-down (logical 0)  
resistors to select the desired default conditions. These pins are used for strap functions only during reset.  
Following reset they are used for normal functions. The signal names assigned to the pins for normal operation are  
shown in parentheses following the pin number.  
The following table lists the strapping pins along with their functions and strapping options:  
Table 24. Strapping Pin Assignments  
Ball Strapping  
Function  
Option  
R25  
U26  
V26  
(UART0_DCD)  
(UART0_DSR)  
(UART0_CTS)  
Serial device is disabled. Each of the six options (A–  
F) is a combination of boot source, boot-source  
width, and clock frequency specifications. Refer to  
the IIC Bootstrap Controller chapter in the  
PPC440GR Embedded Processor User’s Manual for  
details.  
A
0
0
0
0
1
1
1
0
0
1
1
0
1
0
0
1
0
1
0
0
1
B
C
D
E
F
Serial device is enabled. The option being selected is  
the IIC0 slave address that will respond with  
strapping data.  
G (0xA8)  
Note: If reading of configuration data from the serial  
device fails, the PPC440GR defaults to configuration  
X.  
H (0xA4)  
1
1
1
Serial EEPROM  
During reset, initial conditions other than those obtained from the strapping pins can be read from a ROM device  
connected to the IIC0 port. At the de-assertion of reset, if the bootstrap controller is enabled, the PPC440GR  
sequentially reads 16B from the ROM device on the IIC0 port and sets the SDR0_SDSTP0, SDR0_SDSTP1,  
SDR0_SDSTP2 and SDR0_SDSTP3 registers accordingly.  
The initialization settings and their default values are covered in detail in the PowerPC 440GR User’s Manual.  
AMCC Proprietary  
79