欢迎访问ic37.com |
会员登录 免费注册
发布采购

440GRX 参数 Datasheet PDF下载

440GRX图片预览
型号: 440GRX
PDF下载: 下载PDF文件 查看货源
内容描述: 440GRx的PowerPC嵌入式处理器 [PowerPC 440GRx Embedded Processor]
分类和应用: PC
文件页数/大小: 88 页 / 1376 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号440GRX的Datasheet PDF文件第51页浏览型号440GRX的Datasheet PDF文件第52页浏览型号440GRX的Datasheet PDF文件第53页浏览型号440GRX的Datasheet PDF文件第54页浏览型号440GRX的Datasheet PDF文件第56页浏览型号440GRX的Datasheet PDF文件第57页浏览型号440GRX的Datasheet PDF文件第58页浏览型号440GRX的Datasheet PDF文件第59页  
Revision 1.08 – October 15, 2007  
440GRx – PPC440GRx Embedded Processor  
Preliminary Data Sheet  
Multimode Signals  
In some cases (for example, Ethernet) the function of a pin may vary with different modes of operation. When a pin  
has multiple signal names assigned to distinguish different modes of operation, all of the names are shown.  
Strapping Pins  
One group of pins is used as strapped inputs during system reset. These pins function as strapped inputs only  
during reset and are used for other functions during normal operation (see “Strapping” on page 86). Note that  
these are not multiplexed pins since the function of the pins is not programmable.  
Reserved Pins  
The pins classified as Reserved are not functional and must be connected as shown in Table 8.  
Table 8. Reserved Pin Connections  
Pin  
A05  
J01  
J02  
L03  
N02  
N03  
Connection  
GND  
Open  
Open  
OVDD  
GND  
GND  
Unused I/Os  
Termination of unused receivers is generally required; however, there are some exceptions that reduce or  
eliminate the need for termination.  
Signals Multiplexed with GPIO:  
By default after reset, signals shared with GPIO pins are configured as GPIO receivers. Termination however,  
is not needed if the GPIO during initialization are configured as outputs. To configure as drivers, set and clear  
the appropriate bits in the GPIOx_ODR, GPIOx_TCR and GPIOx_OR registers as described in the GPIO  
chapter of the user’s manual.  
PCI:  
When the PCI bridge is unused, configure the PCI controller to park on the bus by pulling the PCIReq0[Gnt]  
signal low. Parking forces the PLB3 to PCI bridge to actively drive PCIAD31:0 and PCIC3:0[BE3:0]. The  
remaining PCI control signals must be terminated as follows:  
– Disable the internal PCI arbiter and enable PCI sychronous mode (See IIC Boot Strap Chapter in the  
User’s Manual).  
Note: Synchronous mode is not supported when operating the PCI bus. This mode should only be used for  
terminating an unused PCI interface).  
– Individually connect PCISErr, PCIPErr, PCITRDY, and PCISTOP through 3kΩ resistors to +3.3V.  
– Individually connect PCIReq1:5 through 3kΩ resistors to +3.3V.  
– Connect PCIReq0[Gnt] through 1kΩ resistor to GND.  
DDR:  
– In 32 bit mode, termination is not needed on the upper data, strobe and mask signals when the DDR I/O  
and DDR controller are configured for 32 bit mode, SDR0_DDRCFG[64B32B]=0 and  
DDR0_14[REDUC=1.  
Termination of unused ECC signals (ECC0:7, DM8, DQS8) is not needed.  
AMCC Proprietary  
55