MAX 7000 Programmable Logic Device Family Data Sheet
Table 24. MAX 7000 & MAX 7000E Internal Timing Parameters
Note (1)
Symbol
Parameter
Conditions
Speed Grade
Unit
MAX 7000E (-12P) MAX 7000 (-12)
MAX 7000E (-12)
Min
Max
Min
Max
t
t
t
t
t
t
t
t
t
Input pad and buffer delay
I/O input pad and buffer delay
Fast input delay
1.0
1.0
1.0
7.0
1.0
7.0
5.0
2.0
1.0
2.0
2.0
1.0
7.0
1.0
5.0
5.0
2.0
3.0
ns
ns
ns
ns
ns
ns
ns
ns
ns
IN
IO
(2)
(2)
FIN
Shared expander delay
Parallel expander delay
Logic array delay
SEXP
PEXP
LAD
LAC
IOE
OD1
Logic control array delay
Internal output enable delay
Output buffer and pad delay
Slow slew rate = off
C1 = 35 pF
V
= 5.0 V
CCIO
t
t
t
t
t
Output buffer and pad delay
Slow slew rate = off
C1 = 35 pF (7)
C1 = 35 pF (2)
C1 = 35 pF
2.0
5.0
4.0
7.0
ns
ns
ns
ns
ns
OD2
OD3
ZX1
ZX2
ZX3
V
= 3.3 V
CCIO
Output buffer and pad delay
Slow slew rate = on
V
= 5.0 V or 3.3 V
CCIO
Output buffer enable delay
Slow slew rate = off
6.0
6.0
V
= 5.0 V
CCIO
Output buffer enable delay
Slow slew rate = off
C1 = 35 pF (7)
C1 = 35 pF (2)
C1 = 5 pF
7.0
7.0
V
= 3.3 V
CCIO
Output buffer enable delay
Slow slew rate = on
10.0
6.0
10.0
6.0
V
= 5.0 V or 3.3 V
CCIO
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Output buffer disable delay
Register setup time
Register hold time
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
XZ
1.0
6.0
4.0
0.0
4.0
4.0
2.0
2.0
SU
H
Register setup time of fast input
Register hold time of fast input
Register delay
(2)
(2)
FSU
FH
2.0
2.0
5.0
7.0
2.0
4.0
4.0
1.0
12.0
1.0
1.0
5.0
5.0
0.0
3.0
3.0
1.0
12.0
RD
Combinatorial delay
Array clock delay
COMB
IC
Register enable time
Global control delay
Register preset time
Register clear time
PIA delay
EN
GLOB
PRE
CLR
PIA
LPA
Low-power adder
(8)
36
Altera Corporation