MAX 3000A
Programmable Logic
Device Family
®
June 2006, ver. 3.5
Data Sheet
■
■
High–performance, low–cost CMOS EEPROM–based programmable
logic devices (PLDs) built on a MAX® architecture (see Table 1)
3.3-V in-system programmability (ISP) through the built–in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
Features...
–
ISP circuitry compliant with IEEE Std. 1532
■
■
Built–in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1-1990
Enhanced ISP features:
–
–
–
Enhanced ISP algorithm for faster programming
ISP_Done bit to ensure complete programming
Pull-up resistor on I/O pins during in–system programming
■
■
High–density PLDs ranging from 600 to 10,000 usable gates
4.5–ns pin–to–pin logic delays with counter frequencies of up to
227.3 MHz
■
■
MultiVoltTM I/O interface enabling the device core to run at 3.3 V,
while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic
levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier
(PLCC), and FineLine BGATM packages
■
■
Hot–socketing support
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
■
Industrial temperature range
Table 1. MAX 3000A Device Features
Feature
EPM3032A
EPM3064A
EPM3128A
EPM3256A
EPM3512A
Usable gates
Macrocells
600
32
2
1,250
64
2,500
128
8
5,000
256
16
10,000
512
Logic array blocks
4
32
Maximum user I/O
pins
34
66
98
161
208
t
t
t
f
PD (ns)
4.5
2.9
4.5
2.8
5.0
3.3
7.5
5.2
7.5
5.6
SU (ns)
CO1 (ns)
CNT (MHz)
3.0
3.1
3.4
4.8
4.7
227.3
222.2
192.3
126.6
116.3
Altera Corporation
1
DS-MAX3000A-3.5