欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF10K30RC208-3 参数 Datasheet PDF下载

EPF10K30RC208-3图片预览
型号: EPF10K30RC208-3
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式可编程逻辑器件系列 [Embedded Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 128 页 / 1975 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF10K30RC208-3的Datasheet PDF文件第1页浏览型号EPF10K30RC208-3的Datasheet PDF文件第2页浏览型号EPF10K30RC208-3的Datasheet PDF文件第3页浏览型号EPF10K30RC208-3的Datasheet PDF文件第4页浏览型号EPF10K30RC208-3的Datasheet PDF文件第6页浏览型号EPF10K30RC208-3的Datasheet PDF文件第7页浏览型号EPF10K30RC208-3的Datasheet PDF文件第8页浏览型号EPF10K30RC208-3的Datasheet PDF文件第9页  
FLEX 10K Embedded Programmable Logic Device Family Data Sheet  
Notes to tables:  
(1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack  
(TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA),  
and FineLine BGATM packages.  
(2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine  
BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin  
FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.  
Altera’s FLEX 10K devices are the industry’s first embedded PLDs. Based  
on reconfigurable CMOS SRAM elements, the Flexible Logic Element  
MatriX (FLEX) architecture incorporates all features necessary to  
implement common gate array megafunctions. With up to 250,000 gates,  
the FLEX 10K family provides the density, speed, and features to integrate  
entire systems, including multiple 32-bit buses, into a single device.  
General  
Description  
FLEX 10K devices are reconfigurable, which allows 100% testing prior to  
shipment. As a result, the designer is not required to generate test vectors  
for fault coverage purposes. Additionally, the designer does not need to  
manage inventories of different ASIC designs; FLEX 10K devices can be  
configured on the board for the specific functionality required.  
Table 6 shows FLEX 10K performance for some common designs. All  
performance values were obtained with Synopsys DesignWare or LPM  
functions. No special design technique was required to implement the  
applications; the designer simply inferred or instantiated a function in a  
Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or  
schematic design file.  
Table 6. FLEX 10K & FLEX 10KA Performance  
Application  
Resources  
Used  
Performance  
Units  
LEs EABs  
-1 Speed  
Grade  
-2 Speed  
Grade  
-3 Speed  
Grade  
-4 Speed  
Grade  
16-bit loadable  
16  
0
204  
166  
125  
95  
MHz  
counter (1)  
16-bit accumulator (1) 16  
16-to-1 multiplexer (2) 10  
0
0
1
204  
4.2  
166  
5.8  
125  
6.0  
95  
7.0  
84  
MHz  
ns  
256 × 8 RAM read  
cycle speed (3)  
0
172  
145  
108  
MHz  
256 × 8 RAM write  
cycle speed (3)  
0
1
106  
89  
68  
63  
MHz  
Notes:  
(1) The speed grade of this application is limited because of clock high and low specifications.  
(2) This application uses combinatorial inputs and outputs.  
(3) This application uses registered inputs and outputs.  
Altera Corporation  
5
 复制成功!