欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C5E144C8N 参数 Datasheet PDF下载

EP3C5E144C8N图片预览
型号: EP3C5E144C8N
PDF下载: 下载PDF文件 查看货源
内容描述: 能够禁用外部JTAG端口 [Ability to disable external JTAG port]
分类和应用: 现场可编程门阵列可编程逻辑PC时钟
文件页数/大小: 348 页 / 6766 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C5E144C8N的Datasheet PDF文件第182页浏览型号EP3C5E144C8N的Datasheet PDF文件第183页浏览型号EP3C5E144C8N的Datasheet PDF文件第184页浏览型号EP3C5E144C8N的Datasheet PDF文件第185页浏览型号EP3C5E144C8N的Datasheet PDF文件第187页浏览型号EP3C5E144C8N的Datasheet PDF文件第188页浏览型号EP3C5E144C8N的Datasheet PDF文件第189页浏览型号EP3C5E144C8N的Datasheet PDF文件第190页  
9–28  
Chapter 9: Configuration, Design Security, and Remote System Upgrades in the Cyclone III Device Family  
Configuration Features  
Word-wide multi-device AP configuration  
Byte-Wide Multi-Device AP Configuration  
The simpler method for multi-device AP configuration is the byte-wide multi-device  
AP configuration. In the byte-wide multi-device AP configuration, the LSB of the  
DATA[7..0]pin from the flash and master device (set to the AP configuration scheme)  
is connected to the slave devices set to the FPP configuration scheme, as shown in  
Figure 9–9.  
Figure 9–9. Byte-Wide Multi-Device AP Configuration  
V
(1)  
V
CCIO  
V
CCIO  
(1)  
V
CCIO  
(1)  
(2)  
V
CCIO  
(2)  
10 k  
Ω
CCIO  
10 kΩ  
10 kΩ  
10 kΩ  
10 kΩ  
S
S
TUS  
A
A
A
T
T
nST  
 F
 F
nOCNFIG  
 O
 O
C_FDONE  
nCE  
nCEO  
nCE  
nCEO  
nCE  
nCEO  
N.C. (3)  
GND  
CLK  
RST#  
CE#  
DCLK  
nRESET  
FLASH_nCE  
nOE  
nAVD  
OE#  
ADV#  
WE#  
WAIT  
MSEL[3..0]  
MSEL[3..0]  
MSEL[3..0]  
(4)  
DQ[7..0]  
(4)  
DQ[7..0]  
(4)  
nWE  
I/O (5)  
DATA[15..0]  
PADD[23..0]  
DATA[7..0]  
DCLK  
DATA[7..0]  
DCLK  
DQ[15:0]  
A[24:1]  
Numonyx P30/P33 Flash  
Cyclone III Master Device  
Cyclone III Slave Device  
Cyclone III Slave Device  
Buffers (6)  
Notes to Figure 9–9:  
(1) Connect the pull-up resistors to the VCCIO supply of the bank in which the pin resides.  
(2) Connect the pull-up resistor to the VCCIO supply voltage of the I/O bank in which the nCEpin resides.  
(3) The nCEOpin is left unconnected or used as a user I/O pin when it does not feed the nCEpin of another device.  
(4) The MSEL pin settings vary for different configuration voltage standards and POR time. You must set the master device in AP mode and the slave  
devices in FPP mode. To connect MSEL[3..0]for the master device in AP mode and the slave devices in FPP mode, refer to Table 9–7 on  
page 9–11. Connect the MSEL pins directly to VCCA or GND.  
(5) The AP configuration ignores the WAITsignal during configuration mode. However, if you are accessing flash during user mode with user logic,  
you can optionally use the normal I/O to monitor the WAITsignal from the Numonyx P30 or P33 flash.  
(6) Connect the repeater buffers between the master device and slave devices for DATA[15..0]and DCLK. All I/O inputs must maintain a maximum  
AC voltage of 4.1 V. The output resistance of the repeater buffers must fit the maximum overshoot equation outlined in “Configuration and JTAG  
Pin I/O Requirements” on page 9–7.  
Word-Wide Multi-Device AP Configuration  
The more efficient setup is one in which some of the slave devices are connected to the  
LSB of DATA[7..0]and the remaining slave devices are connected to the MSB of  
DATA[15..8]. In the word-wide multi-device AP configuration, the nCEOpin of the  
master device enables two separate daisy-chains of slave devices, allowing both  
chains to be programmed concurrently, as shown in Figure 9–10.  
Cyclone III Device Handbook  
Volume 1  
December 2011 Altera Corporation  
 复制成功!