欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16U256C6N 参数 Datasheet PDF下载

EP3C16U256C6N图片预览
型号: EP3C16U256C6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 15408 CLBs, 472.5MHz, 15408-Cell, CMOS, PBGA256, 14 X 14 MM, 2.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, UFBGA-256]
分类和应用: 时钟LTE可编程逻辑
文件页数/大小: 14 页 / 305 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16U256C6N的Datasheet PDF文件第3页浏览型号EP3C16U256C6N的Datasheet PDF文件第4页浏览型号EP3C16U256C6N的Datasheet PDF文件第5页浏览型号EP3C16U256C6N的Datasheet PDF文件第6页浏览型号EP3C16U256C6N的Datasheet PDF文件第8页浏览型号EP3C16U256C6N的Datasheet PDF文件第9页浏览型号EP3C16U256C6N的Datasheet PDF文件第10页浏览型号EP3C16U256C6N的Datasheet PDF文件第11页  
Chapter 1: Cyclone III Device Family Overview
Cyclone III Device Family Architecture
1–7
Memory Blocks
Each M9K memory block of the Cyclone III device family provides nine Kbits of
on-chip memory capable of operating at up to 315 MHz for Cyclone III devices and up
to 274 MHz for Cyclone III LS devices. The embedded memory structure consists of
M9K memory blocks columns that you can configure as RAM, first-in first-out (FIFO)
buffers, or ROM. The Cyclone III device family memory blocks are optimized for
applications such as high throughout packet processing, embedded processor
program, and embedded data storage.
The Quartus II software allows you to take advantage of the M9K memory blocks by
instantiating memory using a dedicated megafunction wizard or by inferring memory
directly from the VHDL or Verilog source code.
M9K memory blocks support single-port, simple dual-port, and true dual-port
operation modes. Single-port mode and simple dual-port mode are supported for all
port widths with a configuration of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36. True
dual-port is supported in port widths with a configuration of ×1, ×2, ×4, ×8, ×9, ×16,
and ×18.
f
For more information about memory blocks, refer to the
chapter.
Embedded Multipliers and Digital Signal Processing Support
Cyclone III devices support up to 288 embedded multiplier blocks and Cyclone III LS
devices support up to 396 embedded multiplier blocks. Each block supports one
individual 18 × 18-bit multiplier or two individual 9 × 9-bit multipliers.
The Quartus II software includes megafunctions that are used to control the operation
mode of the embedded multiplier blocks based on user parameter settings.
Multipliers can also be inferred directly from the VHDL or Verilog source code. In
addition to embedded multipliers, Cyclone III device family includes a combination
of on-chip resources and external interfaces, making them ideal for increasing
performance, reducing system cost, and lowering the power consumption of digital
signal processing (DSP) systems. You can use Cyclone III device family alone or as
DSP device co-processors to improve price-to-performance ratios of DSP systems.
The Cyclone III device family DSP system design support includes the following
features:
DSP IP cores:
Common DSP processing functions such as finite impulse response (FIR), fast
Fourier transform (FFT), and numerically controlled oscillator (NCO) functions
Suites of common video and image processing functions
Complete reference designs for end-market applications
DSP Builder interface tool between the Quartus II software and the MathWorks
Simulink and MATLAB design environments
DSP development kits
f
For more information about embedded multipliers and digital signal processing
support, refer to the
chapter.
July 2012
Altera Corporation