欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6N 参数 Datasheet PDF下载

EP3C16Q144C6N图片预览
型号: EP3C16Q144C6N
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6N的Datasheet PDF文件第36页浏览型号EP3C16Q144C6N的Datasheet PDF文件第37页浏览型号EP3C16Q144C6N的Datasheet PDF文件第38页浏览型号EP3C16Q144C6N的Datasheet PDF文件第39页浏览型号EP3C16Q144C6N的Datasheet PDF文件第41页浏览型号EP3C16Q144C6N的Datasheet PDF文件第42页浏览型号EP3C16Q144C6N的Datasheet PDF文件第43页浏览型号EP3C16Q144C6N的Datasheet PDF文件第44页  
3–6
Chapter 3: Memory Blocks in the Cyclone III Device Family
Overview
The address clock enable is typically used to improve the effectiveness of cache
memory applications during a cache-miss. The default value for the address clock
enable signals is low.
and
show the address clock enable waveform during read and
write cycles, respectively.
Figure 3–4. Cyclone III Device Family Address Clock Enable During Read Cycle Waveform
inclock
rdaddress
rden
addressstall
latched address
(inside memory)
an
a0
doutn
dout0
dout0
dout1
a1
dout1
dout1
dout1
dout1
a4
dout1
dout4
a5
dout4
dout5
a0
a1
a2
a3
a4
a5
a6
q (synch) doutn-1
q (asynch)
doutn
Figure 3–5. Cyclone III Device Family Address Clock Enable During Write Cycle Waveform
inclock
wraddress
data
wren
addressstall
latched address
(inside memory)
contents at a0
contents at a1
contents at a2
contents at a3
contents at a4
contents at a5
XX
XX
an
XX
XX
01
02
XX
XX
04
05
a0
a1
00
03
a4
a5
a0
00
a1
01
a2
02
a3
03
a4
04
a5
05
a6
06
Mixed-Width Support
M9K memory blocks support mixed data widths. When using simple dual-port, true
dual-port, or FIFO modes, mixed width support allows you to read and write
different data widths to an M9K memory block. For more information about the
different widths supported per memory mode, refer to
Cyclone III Device Handbook
Volume 1
December 2011 Altera Corporation