欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6ES 参数 Datasheet PDF下载

EP3C16Q144C6ES图片预览
型号: EP3C16Q144C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6ES的Datasheet PDF文件第132页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第133页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第134页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第135页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第137页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第138页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第139页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第140页  
7–14
Chapter 7: High-Speed Differential Interfaces in the Cyclone III Device Family
High-Speed I/O Standards Support
shows the differential SSTL Class II interface.
Figure 7–11. Differential SSTL Class II Interface
V
TT
V
TT
V
TT
V
TT
Output Buffer
(1)
Receiver
Note to
(1) PLL output clock pins do not support differential SSTL-18 Class II I/O standard.
Differential HSTL I/O Standard Support in the Cyclone III Device Family
The differential HSTL I/O standard is used for the applications designed to operate in
0 V to 1.2 V, 0 V to 1.5 V, or 0 V to 1.8 V HSTL logic switching range. The Cyclone III
device family supports differential HSTL-18, HSTL-15, and HSTL-12 I/O standards.
The differential HSTL input standard is available on GCLK pins only, treating the
differential inputs as two single-ended HSTL and only decoding one of them. The
differential HSTL output standard is only supported at the
PLL#_CLKOUT
pins using
two single-ended HSTL output buffers (PLL#_CLKOUTp and
PLL#_CLKOUTn),
with the
second output programmed to have opposite polarity.
The differential HSTL I/O standard requires two differential inputs with an external
reference voltage (VREF), as well as an external termination voltage (VTT) of 0.5 × V
CCIO
to which termination resistors are connected.
f
For more information about the differential HSTL signaling characteristics, refer to the
and
chapters.
shows the differential HSTL Class I interface.
Figure 7–12. Differential HSTL Class I Interface
V
TT
V
TT
Output Buffer
50
Ω
50
Ω
Receiver
Z0 = 50
Ω
Z0 = 50
Ω
Cyclone III Device Handbook
Volume 1
December 2011 Altera Corporation