欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第77页浏览型号EP2S90F1020C4N的Datasheet PDF文件第78页浏览型号EP2S90F1020C4N的Datasheet PDF文件第79页浏览型号EP2S90F1020C4N的Datasheet PDF文件第80页浏览型号EP2S90F1020C4N的Datasheet PDF文件第82页浏览型号EP2S90F1020C4N的Datasheet PDF文件第83页浏览型号EP2S90F1020C4N的Datasheet PDF文件第84页浏览型号EP2S90F1020C4N的Datasheet PDF文件第85页  
Stratix II Architecture  
Figure 2–48. Column I/O Block Connection to the Interconnect Note (1)  
32 Data &  
Control Signals  
from Logic Array (1)  
Vertical I/O  
Block Contains  
up to Four IOEs  
Vertical I/O Block  
32  
IO_dataina[3:0]  
IO_datainb[3:0]  
io_clk[7..0]  
I/O Block  
Local Interconnect  
R4 & R24  
Interconnects  
LAB  
LAB  
LAB  
LAB Local  
Interconnect  
C4 & C16  
Interconnects  
Note to Figure 2–48:  
(1) The 32 data and control signals consist of eight data out lines: four lines each for DDR applications  
io_dataouta[3..0]and io_dataoutb[3..0], four output enables io_oe[3..0], four input clock enables  
io_ce_in[3..0], four output clock enables io_ce_out[3..0], four clocks io_clk[3..0], four asynchronous  
clear and preset signals io_aclr/apreset[3..0], and four synchronous clear and preset signals  
io_sclr/spreset[3..0].  
Altera Corporation  
May 2007  
2–73  
Stratix II Device Handbook, Volume 1  
 复制成功!