欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第97页浏览型号EP2S90F1020C4N的Datasheet PDF文件第98页浏览型号EP2S90F1020C4N的Datasheet PDF文件第99页浏览型号EP2S90F1020C4N的Datasheet PDF文件第100页浏览型号EP2S90F1020C4N的Datasheet PDF文件第102页浏览型号EP2S90F1020C4N的Datasheet PDF文件第103页浏览型号EP2S90F1020C4N的Datasheet PDF文件第104页浏览型号EP2S90F1020C4N的Datasheet PDF文件第105页  
Stratix II Architecture  
f
For more information on tolerance specifications for on-chip termination  
with calibration, refer to the DC & Switching Characteristics chapter in  
volume 1 of the Stratix II Device Handbook.  
On-Chip Parallel Termination with Calibration  
Stratix II devices support on-chip parallel termination with calibration for  
column I/O pins only. There is one calibration circuit for the top I/O  
banks and one circuit for the bottom I/O banks. Each on-chip parallel  
termination calibration circuit compares the total impedance of each I/O  
buffer to the external 50-Ωresistors connected to the RUP and RDN pins  
and dynamically enables or disables the transistors until they match.  
Calibration occurs at the end of device configuration. Once the calibration  
circuit finds the correct impedance, it powers down and stops changing  
the characteristics of the drivers.  
1
On-chip parallel termination with calibration is only supported  
for input pins.  
f
f
For more information on on-chip termination supported by Stratix II  
devices, refer to the Selectable I/O Standards in Stratix II & Stratix II GX  
Devices chapter in volume 2 of the Stratix II Device Handbook or the  
Stratix II GX Device Handbook.  
For more information on tolerance specifications for on-chip termination  
with calibration, refer to the DC & Switching Characteristics chapter in  
volume 1 of the Stratix II Device Handbook.  
MultiVolt I/O Interface  
The Stratix II architecture supports the MultiVolt I/O interface feature  
that allows Stratix II devices in all packages to interface with systems of  
different supply voltages.  
The Stratix II VCCINTpins must always be connected to a 1.2-V power  
supply. With a 1.2-V VCCINT level, input pins are 1.5-, 1.8-, 2.5-, and 3.3-V  
tolerant. The VCCIOpins can be connected to either a 1.5-, 1.8-, 2.5-, or  
3.3-V power supply, depending on the output requirements. The output  
levels are compatible with systems of the same voltage as the power  
supply (for example, when VCCIOpins are connected to a 1.5-V power  
supply, the output levels are compatible with 1.5-V systems).  
The Stratix II VCCPDpower pins must be connected to a 3.3-V power  
supply. These power pins are used to supply the pre-driver power to the  
output buffers, which increases the performance of the output pins. The  
VCCPDpins also power configuration input pins and JTAG input pins.  
Altera Corporation  
May 2007  
2–93  
Stratix II Device Handbook, Volume 1  
 复制成功!