欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C8F256I8N 参数 Datasheet PDF下载

EP2C8F256I8N图片预览
型号: EP2C8F256I8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 470 页 / 5765 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C8F256I8N的Datasheet PDF文件第75页浏览型号EP2C8F256I8N的Datasheet PDF文件第76页浏览型号EP2C8F256I8N的Datasheet PDF文件第77页浏览型号EP2C8F256I8N的Datasheet PDF文件第78页浏览型号EP2C8F256I8N的Datasheet PDF文件第80页浏览型号EP2C8F256I8N的Datasheet PDF文件第81页浏览型号EP2C8F256I8N的Datasheet PDF文件第82页浏览型号EP2C8F256I8N的Datasheet PDF文件第83页  
Cyclone II Architecture  
Table 2–17. Cyclone II Supported I/O Standards & Constraints (Part 2 of 2)  
Top & Bottom  
V
CCIO Level  
Side I/O Pins  
I/O Pins  
I/O Standard  
Type  
CLK, UserI/O CLK,  
User I/O  
PLL_OUT  
Input Output  
DQS  
Pins  
DQS  
Pins  
Differential HSTL-15 class I Pseudo  
(5)  
1.5 V  
v (7)  
v (7)  
or class II  
differential (4)  
1.5 V  
(5)  
v
v
(6)  
(6)  
Differential HSTL-18 class I Pseudo  
(5)  
1.8 V  
or class II  
differential (4)  
1.8 V  
(5)  
v
v
(6)  
(6)  
LVDS  
Differential  
Differential  
Differential  
2.5 V 2.5 V  
v
v
v
v
v
v
v
v
RSDS and mini-LVDS (8)  
LVPECL (9)  
(5)  
2.5 V  
3.3 V/  
2.5 V/  
1.8 V/  
1.5 V  
(5)  
v
v
Notes to Table 2–17:  
(1) To drive inputs higher than VCC IO but less than 4.0 V, disable the PCI clamping diode and turn on the Allow  
LVTTL and LVCMOS input levels to overdrive input buffer option in the Quartus II software.  
(2) These pins support SSTL-18 class II and 1.8- and 1.5-V HSTL class II inputs.  
(3) PCI-X does not meet the IV curve requirement at the linear region. PCI-clamp diode is not available on top and  
bottom I/O pins.  
(4) Pseudo-differential HSTL and SSTL outputs use two single-ended outputs with the second output programmed  
as inverted. Pseudo-differential HSTL and SSTL inputs treat differential inputs as two single-ended HSTL and  
SSTL inputs and only decode one of them.  
(5) This I/O standard is not supported on these I/O pins.  
(6) This I/O standard is only supported on the dedicated clock pins.  
(7) PLL_OUTdoes not support differential SSTL-18 class II and differential 1.8 and 1.5-V HSTL class II.  
(8) mini-LVDS and RSDS are only supported on output pins.  
(9) LVPECL is only supported on clock inputs.  
f
For more information on Cyclone II supported I/O standards, see the  
Selectable I/O Standards in Cyclone II Devices chapter in Volume 1 of the  
Cyclone II Device Handbook.  
High-Speed Differential Interfaces  
Cyclone II devices can transmit and receive data through LVDS signals at  
a data rate of up to 640 Mbps and 805 Mbps, respectively. For the LVDS  
transmitter and receiver, the Cyclone II device’s input and output pins  
support serialization and deserialization through internal logic.  
Altera Corporation  
February 2007  
2–53  
Cyclone II Device Handbook, Volume 1  
 复制成功!