欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C50A15F324I6ES 参数 Datasheet PDF下载

EP2C50A15F324I6ES图片预览
型号: EP2C50A15F324I6ES
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件系列 [Cyclone II Device Family]
分类和应用:
文件页数/大小: 168 页 / 2205 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第55页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第56页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第57页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第58页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第60页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第61页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第62页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第63页  
Cyclone II Architecture  
Table 2–15. Cyclone II DQS & DQ Bus Mode Support (Part 2 of 2)  
Note (1)  
Number of ×8  
Groups  
Number of ×9 Number of ×16 Number of ×18  
Device  
Package  
Groups (5), (6)  
Groups  
Groups (5), (6)  
EP2C35  
484-pin FineLine BGA  
672-pin FineLine BGA  
484-pin FineLine BGA  
672-pin FineLine BGA  
672-pin FineLine BGA  
896-pin FineLine BGA  
16 (4)  
20 (4)  
16 (4)  
20 (4)  
20 (4)  
20 (4)  
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
EP2C50  
EP2C70  
Notes to Table 2–15:  
(1) Numbers are preliminary.  
(2) EP2C5 and EP2C8 devices in the 144-pin TQFP package do not have any DQ pin groups in I/O bank 1.  
(3) Because of available clock resources, only a total of 6 DQ/DQS groups can be implemented.  
(4) Because of available clock resources, only a total of 14 DQ/DQS groups can be implemented.  
(5) The ×9 DQS/DQ groups are also used as ×8 DQS/DQ groups. The ×18 DQS/DQ groups are also used as ×16  
DQS/DQ groups.  
(6) For QDRI implementation, if you connect the D ports (write data) to the Cyclone II DQ pins, the total available ×9  
DQS /DQ and ×18 DQS/DQ groups are half of that shown in Table 2–15.  
You can use any of the DQ pins for the parity pins in Cyclone II devices.  
The Cyclone II device family supports parity in the ×8/×9, and ×16/×18  
mode. There is one parity bit available per eight bits of data pins.  
The data mask, DM, pins are required when writing to DDR SDRAM and  
DDR2 SDRAM devices. A low signal on the DM pin indicates that the  
write is valid. If the DM signal is high, the memory masks the DQ signals.  
In Cyclone II devices, the DM pins are assigned and are the preferred  
pins. Each group of DQS and DQ signals requires a DM pin.  
When using the Cyclone II I/O banks to interface with the DDR memory,  
at least one PLL with two clock outputs is needed to generate the system  
and write clock. The system clock is used to clock the DQS write signals,  
commands, and addresses. The write clock is shifted by –90° from the  
system clock and is used to clock the DQ signals during writes.  
Figure 2–27 illustrates DDR SDRAM interfacing from the I/O through  
the dedicated circuitry to the logic array.  
Altera Corporation  
February 2007  
2–47  
Cyclone II Device Handbook, Volume 1  
 复制成功!