欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C50A15F324I6ES 参数 Datasheet PDF下载

EP2C50A15F324I6ES图片预览
型号: EP2C50A15F324I6ES
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件系列 [Cyclone II Device Family]
分类和应用:
文件页数/大小: 168 页 / 2205 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第53页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第54页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第55页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第56页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第58页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第59页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第60页浏览型号EP2C50A15F324I6ES的Datasheet PDF文件第61页  
Cyclone II Architecture  
In Cyclone II devices, all the I/O banks support SDR and DDR SDRAM  
memory up to 167 MHz/333 Mbps. All I/O banks support DQS signals  
with the DQ bus modes of ×8/×9, or ×16/×18. Table 2–14 shows the  
external memory interfaces supported in Cyclone II devices.  
Table 2–14. External Memory Support in Cyclone II Devices  
Note (1)  
Maximum Clock  
Maximum Data  
Rate Supported  
(Mbps)  
Maximum Bus  
Width  
Memory Standard  
I/O Standard  
Rate Supported  
(MHz)  
SDR SDRAM  
DDR SDRAM  
LVTTL (2)  
72  
72  
72  
72  
72  
36  
167  
167  
133  
167  
125  
167  
167  
SSTL-2 class I (2)  
SSTL-2 class II (2)  
SSTL-18 class I (2)  
SSTL-18 class II (3)  
333 (1)  
267 (1)  
333 (1)  
250 (1)  
668 (1)  
DDR2 SDRAM  
QDRII SRAM (4)  
1.8-V HSTL class I  
(2)  
1.8-V HSTL class II  
36  
100  
400 (1)  
(3)  
Notes to Table 2–14:  
(1) The data rate is for designs using the Clock Delay Control circuitry.  
(2) The I/O standards are supported on all the I/O banks of the Cyclone II device.  
(3) The I/O standards are supported only on the I/O banks on the top and bottom of the Cyclone II device.  
(4) For maximum performance, Altera recommends using the 1.8-V HSTL I/O standard because of higher I/O drive  
strength. QDRII SRAM devices also support the 1.5-V HSTL I/O standard.  
Cyclone II devices use data (DQ), data strobe (DQS), and clock pins to  
interface with external memory. Figure 2–26 shows the DQ and DQS pins  
in the ×8/×9 mode.  
Altera Corporation  
February 2007  
2–45  
Cyclone II Device Handbook, Volume 1  
 复制成功!