High-Speed Differential Interfaces in Cyclone II Devices
Figure 11–12. Differential SSTL Class I Interface
VTT
VTT
50 Ω
50 Ω
Output Buffer
Receiver
25 Ω
Z
= 50 Ω
= 50 Ω
0
25 Ω
Z
0
Figure 11–13. Differential SSTL Class II Interface
VTT
VTT
VTT
VTT
50 Ω
50 Ω
50 Ω
50 Ω
Output Buffer
Receiver
25 Ω
25 Ω
Z
= 50 Ω
= 50 Ω
0
Z
0
Differential HSTL Support in Cyclone II Devices
The differential HSTL AC and DC specifications are the same as the HSTL
single-ended specifications. The differential HSTL I/O standard is
available on the GCLKpins only, treating differential inputs as two single-
ended HSTL, and only decoding one of them. The differential HSTL
output I/O standard is only supported at the PLLCLKOUTpins using two
single-ended HSTL output buffers with the second output programmed
as inverted. The standard requires two differential inputs with an
external termination voltage (VTT) of 0.5 × VCCIO to which termination
resistors are connected.
f
For the HSTL signaling characteristics, see the DC Characteristics &
Timing Specifications chapter and the Selectable I/O Standards in Cyclone II
Devices chapter in Volume 1 of the Cyclone II Device Handbook.
Altera Corporation
February 2007
11–13
Cyclone II Device Handbook, Volume 1