欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C20F256C8N 参数 Datasheet PDF下载

EP2C20F256C8N图片预览
型号: EP2C20F256C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 可编程逻辑PC时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C20F256C8N的Datasheet PDF文件第159页浏览型号EP2C20F256C8N的Datasheet PDF文件第160页浏览型号EP2C20F256C8N的Datasheet PDF文件第161页浏览型号EP2C20F256C8N的Datasheet PDF文件第162页浏览型号EP2C20F256C8N的Datasheet PDF文件第164页浏览型号EP2C20F256C8N的Datasheet PDF文件第165页浏览型号EP2C20F256C8N的Datasheet PDF文件第166页浏览型号EP2C20F256C8N的Datasheet PDF文件第167页  
DC Characteristics and Timing Specifications  
Figure 5–5. RSDS Transmitter Clock to Data Relationship  
Transmitter  
Clock (5.88 ns)  
Channel-to-Channel  
Skew (1.68 ns)  
Transmitter  
Valid  
Data  
Transmitter  
Valid  
Data  
At transmitter  
tx_data[11..0]  
At receiver  
rx_data[11..0]  
Valid  
Data  
Valid  
Data  
Total  
Skew  
t
(2 ns)  
SU  
t
(2 ns)  
H
Table 5–49 shows the mini-LVDS transmitter timing budget for Cyclone II  
devices at 311 Mbps. Cyclone II devices cannot receive mini-LVDS data  
because the devices are intended for applications where they will be  
driving display drivers. A maximum mini-LVDS data rate of 311 Mbps is  
supported for Cyclone II devices using DDIO registers. Cyclone II  
devices support mini-LVDS only in the commercial temperature range.  
Table 5–49. Mini-LVDS Transmitter Timing Specification (Part 1 of 2)  
–6 Speed Grade  
–7 Speed Grade  
–8 Speed Grade  
Symbol  
Conditions  
Unit  
Min  
Typ  
Max  
Min  
Typ  
Max  
Min  
Typ  
Max  
fHSCLK  
(input  
clock  
×10  
×8  
×7  
×4  
×2  
×1  
10  
10  
10  
10  
10  
10  
155.5  
155.5  
155.5  
155.5  
155.5  
311  
10  
10  
10  
10  
10  
10  
155.5  
155.5  
155.5  
155.5  
155.5  
311  
10  
10  
10  
10  
10  
10  
155.5 MHz  
155.5 MHz  
155.5 MHz  
155.5 MHz  
155.5 MHz  
frequency)  
311  
MHz  
Altera Corporation  
February 2008  
5–59  
Cyclone II Device Handbook, Volume 1  
 复制成功!