Stratix GX Architecture
Figure 4–42. Regional Clocks
RCLK[15..14] RCLK[13..12]
CLK[15..12]
RCLK[1..0]
CLK[3..0]
RCLK[11..10]
Transceiver
Clocks
RCLK[3..2]
RCLK[9..8]
CLK[7..4]
Regional Clocks Only Drive a Device
Quadrant from Specified CLK Pins,
Recovered Clocks, or PLLs within
that Quadrant
RCLK[5..4]
RCLK[7..6]
Fast Regional Clock Network
In EP1SGX25 and EP1SGX10 devices, there are two fast regional clock
networks, FCLK[1..0], within each quadrant, fed by input pins (see
Figure 4–43). In EP1SGX40 devices, there are two fast regional clock
networks within each half-quadrant (see Figure 4–44). The FCLK[1..0]
clocks can also be used for high fanout control signals, such as
asynchronous clears, presets, clock enables, or protocol control signals
such as TRDYand IRDYfor PCI. Dual-purpose FCLKpins drive the fast
clock networks. All devices have eight FCLKpins to drive fast regional
clock networks. Any I/O pin can drive a clock or control signal onto any
fast regional clock network with the addition of a delay. The I/O
interconnect drives this signal.
Altera Corporation
February 2005
4–71
Stratix GX Device Handbook, Volume 1