欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第111页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第112页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第113页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第114页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第116页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第117页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第118页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第119页  
Stratix GX Architecture  
Table 4–12 shows the number of DSP blocks in each Stratix GX device.  
Table 4–12. DSP Blocks in Stratix GX Devices  
Notes (1), (2)  
Total 9 × 9  
Multipliers  
Total 18 × 18 Total 36 × 36  
Device  
DSP Blocks  
Multipliers  
Multipliers  
EP1SGX10  
EP1SGX25  
EP1SGX40  
6
48  
80  
24  
40  
56  
6
10  
14  
10  
14  
112  
Notes to Table 4–12:  
(1) Each device has either the number of 9 × 9-, 18 × 18-, or 36 × 36-bit multipliers  
shown. The total number of multipliers for each device is not the sum of all the  
multipliers.  
(2) The number of supported multiply functions shown is based on signed/signed  
or unsigned/unsigned implementations.  
DSP block multipliers can optionally feed an adder/subtractor or  
accumulator within the block depending on the configuration. This  
makes routing to LEs easier, saves LE routing resources, and increases  
performance, because all connections and blocks are within the DSP  
block. Additionally, the DSP block input registers can efficiently  
implement shift registers for FIR filter applications.  
Figure 4–29 shows the top-level diagram of the DSP block configured for  
18 × 18-bit multiplier mode. Figure 4–30 shows the 9 × 9-bit multiplier  
configuration of the DSP block.  
Altera Corporation  
February 2005  
4–49  
Stratix GX Device Handbook, Volume 1  
 
 
 
 复制成功!